mmu.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2012-01-10 bernard porting to AM1808
  9. */
  10. #include <board.h>
  11. #include <rthw.h>
  12. #include <rtthread.h>
  13. #include <stddef.h>
  14. #include <stdint.h>
  15. #include <string.h>
  16. #include "mm_aspace.h"
  17. #include "mm_page.h"
  18. #include "mmu.h"
  19. #include "tlb.h"
  20. #ifdef RT_USING_SMART
  21. #include "ioremap.h"
  22. #include <lwp_mm.h>
  23. #endif
  24. #define DBG_TAG "hw.mmu"
  25. #define DBG_LVL DBG_LOG
  26. #include <rtdbg.h>
  27. #define MMU_LEVEL_MASK 0x1ffUL
  28. #define MMU_LEVEL_SHIFT 9
  29. #define MMU_ADDRESS_BITS 39
  30. #define MMU_ADDRESS_MASK 0x0000fffffffff000UL
  31. #define MMU_ATTRIB_MASK 0xfff0000000000ffcUL
  32. #define MMU_TYPE_MASK 3UL
  33. #define MMU_TYPE_USED 1UL
  34. #define MMU_TYPE_BLOCK 1UL
  35. #define MMU_TYPE_TABLE 3UL
  36. #define MMU_TYPE_PAGE 3UL
  37. #define MMU_TBL_BLOCK_2M_LEVEL 2
  38. #define MMU_TBL_PAGE_4k_LEVEL 3
  39. #define MMU_TBL_LEVEL_NR 4
  40. volatile unsigned long MMUTable[512] __attribute__((aligned(4 * 1024)));
  41. struct mmu_level_info
  42. {
  43. unsigned long *pos;
  44. void *page;
  45. };
  46. static void _kenrel_unmap_4K(unsigned long *lv0_tbl, void *v_addr)
  47. {
  48. int level;
  49. unsigned long va = (unsigned long)v_addr;
  50. unsigned long *cur_lv_tbl = lv0_tbl;
  51. unsigned long page;
  52. unsigned long off;
  53. struct mmu_level_info level_info[4];
  54. int ref;
  55. int level_shift = MMU_ADDRESS_BITS;
  56. unsigned long *pos;
  57. rt_memset(level_info, 0, sizeof level_info);
  58. for (level = 0; level < MMU_TBL_LEVEL_NR; level++)
  59. {
  60. off = (va >> level_shift);
  61. off &= MMU_LEVEL_MASK;
  62. page = cur_lv_tbl[off];
  63. if (!(page & MMU_TYPE_USED))
  64. {
  65. break;
  66. }
  67. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  68. {
  69. break;
  70. }
  71. level_info[level].pos = cur_lv_tbl + off;
  72. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  73. cur_lv_tbl = (unsigned long *)((unsigned long)cur_lv_tbl - PV_OFFSET);
  74. level_info[level].page = cur_lv_tbl;
  75. level_shift -= MMU_LEVEL_SHIFT;
  76. }
  77. level = MMU_TBL_PAGE_4k_LEVEL;
  78. pos = level_info[level].pos;
  79. if (pos)
  80. {
  81. *pos = (unsigned long)RT_NULL;
  82. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, pos, sizeof(void *));
  83. }
  84. level--;
  85. while (level >= 0)
  86. {
  87. pos = level_info[level].pos;
  88. if (pos)
  89. {
  90. void *cur_page = level_info[level].page;
  91. ref = rt_page_ref_get(cur_page, 0);
  92. if (ref == 1)
  93. {
  94. *pos = (unsigned long)RT_NULL;
  95. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, pos, sizeof(void *));
  96. }
  97. rt_pages_free(cur_page, 0);
  98. }
  99. level--;
  100. }
  101. return;
  102. }
  103. static int _kenrel_map_4K(unsigned long *lv0_tbl, void *vaddr, void *paddr,
  104. unsigned long attr)
  105. {
  106. int ret = 0;
  107. int level;
  108. unsigned long *cur_lv_tbl = lv0_tbl;
  109. unsigned long page;
  110. unsigned long off;
  111. intptr_t va = (intptr_t)vaddr;
  112. intptr_t pa = (intptr_t)paddr;
  113. int level_shift = MMU_ADDRESS_BITS;
  114. if (va & ARCH_PAGE_MASK)
  115. {
  116. return MMU_MAP_ERROR_VANOTALIGN;
  117. }
  118. if (pa & ARCH_PAGE_MASK)
  119. {
  120. return MMU_MAP_ERROR_PANOTALIGN;
  121. }
  122. for (level = 0; level < MMU_TBL_PAGE_4k_LEVEL; level++)
  123. {
  124. off = (va >> level_shift);
  125. off &= MMU_LEVEL_MASK;
  126. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  127. {
  128. page = (unsigned long)rt_pages_alloc(0);
  129. if (!page)
  130. {
  131. ret = MMU_MAP_ERROR_NOPAGE;
  132. goto err;
  133. }
  134. rt_memset((void *)page, 0, ARCH_PAGE_SIZE);
  135. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, (void *)page, ARCH_PAGE_SIZE);
  136. cur_lv_tbl[off] = (page + PV_OFFSET) | MMU_TYPE_TABLE;
  137. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, cur_lv_tbl + off, sizeof(void *));
  138. }
  139. else
  140. {
  141. page = cur_lv_tbl[off];
  142. page &= MMU_ADDRESS_MASK;
  143. /* page to va */
  144. page -= PV_OFFSET;
  145. rt_page_ref_inc((void *)page, 0);
  146. }
  147. page = cur_lv_tbl[off];
  148. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  149. {
  150. /* is block! error! */
  151. ret = MMU_MAP_ERROR_CONFLICT;
  152. goto err;
  153. }
  154. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  155. cur_lv_tbl = (unsigned long *)((unsigned long)cur_lv_tbl - PV_OFFSET);
  156. level_shift -= MMU_LEVEL_SHIFT;
  157. }
  158. /* now is level page */
  159. attr &= MMU_ATTRIB_MASK;
  160. pa |= (attr | MMU_TYPE_PAGE); /* page */
  161. off = (va >> ARCH_PAGE_SHIFT);
  162. off &= MMU_LEVEL_MASK;
  163. cur_lv_tbl[off] = pa; /* page */
  164. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, cur_lv_tbl + off, sizeof(void *));
  165. return ret;
  166. err:
  167. _kenrel_unmap_4K(lv0_tbl, (void *)va);
  168. return ret;
  169. }
  170. void *rt_hw_mmu_map(rt_aspace_t aspace, void *v_addr, void *p_addr, size_t size,
  171. size_t attr)
  172. {
  173. int ret = -1;
  174. void *unmap_va = v_addr;
  175. size_t npages = size >> ARCH_PAGE_SHIFT;
  176. // TODO trying with HUGEPAGE here
  177. while (npages--)
  178. {
  179. MM_PGTBL_LOCK(aspace);
  180. ret = _kenrel_map_4K(aspace->page_table, v_addr, p_addr, attr);
  181. MM_PGTBL_UNLOCK(aspace);
  182. if (ret != 0)
  183. {
  184. /* error, undo map */
  185. while (unmap_va != v_addr)
  186. {
  187. MM_PGTBL_LOCK(aspace);
  188. _kenrel_unmap_4K(aspace->page_table, (void *)unmap_va);
  189. MM_PGTBL_UNLOCK(aspace);
  190. unmap_va += ARCH_PAGE_SIZE;
  191. }
  192. break;
  193. }
  194. v_addr += ARCH_PAGE_SIZE;
  195. p_addr += ARCH_PAGE_SIZE;
  196. }
  197. if (ret == 0)
  198. {
  199. return unmap_va;
  200. }
  201. return NULL;
  202. }
  203. void rt_hw_mmu_unmap(rt_aspace_t aspace, void *v_addr, size_t size)
  204. {
  205. // caller guarantee that v_addr & size are page aligned
  206. size_t npages = size >> ARCH_PAGE_SHIFT;
  207. if (!aspace->page_table)
  208. {
  209. return;
  210. }
  211. while (npages--)
  212. {
  213. MM_PGTBL_LOCK(aspace);
  214. _kenrel_unmap_4K(aspace->page_table, v_addr);
  215. MM_PGTBL_UNLOCK(aspace);
  216. v_addr += ARCH_PAGE_SIZE;
  217. }
  218. }
  219. void rt_hw_aspace_switch(rt_aspace_t aspace)
  220. {
  221. if (aspace != &rt_kernel_space)
  222. {
  223. void *pgtbl = aspace->page_table;
  224. pgtbl = rt_kmem_v2p(pgtbl);
  225. uintptr_t tcr;
  226. __asm__ volatile("msr ttbr0_el1, %0" ::"r"(pgtbl) : "memory");
  227. __asm__ volatile("mrs %0, tcr_el1" : "=r"(tcr));
  228. tcr &= ~(1ul << 7);
  229. __asm__ volatile("msr tcr_el1, %0\n"
  230. "isb" ::"r"(tcr)
  231. : "memory");
  232. rt_hw_tlb_invalidate_all_local();
  233. }
  234. }
  235. void rt_hw_mmu_ktbl_set(unsigned long tbl)
  236. {
  237. #ifdef RT_USING_SMART
  238. tbl += PV_OFFSET;
  239. __asm__ volatile("msr TTBR1_EL1, %0\n dsb sy\nisb" ::"r"(tbl) : "memory");
  240. #else
  241. __asm__ volatile("msr TTBR0_EL1, %0\n dsb sy\nisb" ::"r"(tbl) : "memory");
  242. #endif
  243. __asm__ volatile("tlbi vmalle1\n dsb sy\nisb" ::: "memory");
  244. __asm__ volatile("ic ialluis\n dsb sy\nisb" ::: "memory");
  245. }
  246. /**
  247. * @brief setup Page Table for kernel space. It's a fixed map
  248. * and all mappings cannot be changed after initialization.
  249. *
  250. * Memory region in struct mem_desc must be page aligned,
  251. * otherwise is a failure and no report will be
  252. * returned.
  253. *
  254. * @param mmu_info
  255. * @param mdesc
  256. * @param desc_nr
  257. */
  258. void rt_hw_mmu_setup(rt_aspace_t aspace, struct mem_desc *mdesc, int desc_nr)
  259. {
  260. void *err;
  261. for (size_t i = 0; i < desc_nr; i++)
  262. {
  263. size_t attr;
  264. switch (mdesc->attr)
  265. {
  266. case NORMAL_MEM:
  267. attr = MMU_MAP_K_RWCB;
  268. break;
  269. case NORMAL_NOCACHE_MEM:
  270. attr = MMU_MAP_K_RWCB;
  271. break;
  272. case DEVICE_MEM:
  273. attr = MMU_MAP_K_DEVICE;
  274. break;
  275. default:
  276. attr = MMU_MAP_K_DEVICE;
  277. }
  278. struct rt_mm_va_hint hint = {.flags = MMF_MAP_FIXED,
  279. .limit_start = aspace->start,
  280. .limit_range_size = aspace->size,
  281. .map_size = mdesc->vaddr_end -
  282. mdesc->vaddr_start + 1,
  283. .prefer = (void *)mdesc->vaddr_start};
  284. if (mdesc->paddr_start == (rt_size_t)ARCH_MAP_FAILED)
  285. mdesc->paddr_start = mdesc->vaddr_start + PV_OFFSET;
  286. int retval;
  287. retval = rt_aspace_map_phy_static(aspace, &mdesc->varea, &hint, attr,
  288. mdesc->paddr_start >> MM_PAGE_SHIFT, &err);
  289. if (retval)
  290. {
  291. LOG_E("%s: map failed with code %d", retval);
  292. RT_ASSERT(0);
  293. }
  294. mdesc++;
  295. }
  296. rt_hw_mmu_ktbl_set((unsigned long)rt_kernel_space.page_table);
  297. rt_page_cleanup();
  298. }
  299. #ifdef RT_USING_SMART
  300. static inline void _init_region(void *vaddr, size_t size)
  301. {
  302. rt_ioremap_start = vaddr;
  303. rt_ioremap_size = size;
  304. rt_mpr_start = rt_ioremap_start - rt_mpr_size;
  305. }
  306. #else
  307. #define RTOS_VEND ((void *)0xfffffffff000UL)
  308. static inline void _init_region(void *vaddr, size_t size)
  309. {
  310. rt_mpr_start = RTOS_VEND - rt_mpr_size;
  311. }
  312. #endif
  313. /**
  314. * This function will initialize rt_mmu_info structure.
  315. *
  316. * @param mmu_info rt_mmu_info structure
  317. * @param v_address virtual address
  318. * @param size map size
  319. * @param vtable mmu table
  320. * @param pv_off pv offset in kernel space
  321. *
  322. * @return 0 on successful and -1 for fail
  323. */
  324. int rt_hw_mmu_map_init(rt_aspace_t aspace, void *v_address, size_t size,
  325. size_t *vtable, size_t pv_off)
  326. {
  327. size_t va_s, va_e;
  328. if (!aspace || !vtable)
  329. {
  330. return -1;
  331. }
  332. va_s = (size_t)v_address;
  333. va_e = (size_t)v_address + size - 1;
  334. if (va_e < va_s)
  335. {
  336. return -1;
  337. }
  338. va_s >>= ARCH_SECTION_SHIFT;
  339. va_e >>= ARCH_SECTION_SHIFT;
  340. if (va_s == 0)
  341. {
  342. return -1;
  343. }
  344. #ifdef RT_USING_SMART
  345. rt_aspace_init(aspace, (void *)KERNEL_VADDR_START, 0 - KERNEL_VADDR_START,
  346. vtable);
  347. #else
  348. rt_aspace_init(aspace, (void *)0x1000, RTOS_VEND - (void *)0x1000, vtable);
  349. #endif
  350. _init_region(v_address, size);
  351. return 0;
  352. }
  353. /************ setting el1 mmu register**************
  354. MAIR_EL1
  355. index 0 : memory outer writeback, write/read alloc
  356. index 1 : memory nocache
  357. index 2 : device nGnRnE
  358. *****************************************************/
  359. void mmu_tcr_init(void)
  360. {
  361. unsigned long val64;
  362. val64 = 0x00447fUL;
  363. __asm__ volatile("msr MAIR_EL1, %0\n dsb sy\n" ::"r"(val64));
  364. /* TCR_EL1 */
  365. val64 = (16UL << 0) /* t0sz 48bit */
  366. | (0x0UL << 6) /* reserved */
  367. | (0x0UL << 7) /* epd0 */
  368. | (0x3UL << 8) /* t0 wb cacheable */
  369. | (0x3UL << 10) /* inner shareable */
  370. | (0x2UL << 12) /* t0 outer shareable */
  371. | (0x0UL << 14) /* t0 4K */
  372. | (16UL << 16) /* t1sz 48bit */
  373. | (0x0UL << 22) /* define asid use ttbr0.asid */
  374. | (0x0UL << 23) /* epd1 */
  375. | (0x3UL << 24) /* t1 inner wb cacheable */
  376. | (0x3UL << 26) /* t1 outer wb cacheable */
  377. | (0x2UL << 28) /* t1 outer shareable */
  378. | (0x2UL << 30) /* t1 4k */
  379. | (0x1UL << 32) /* 001b 64GB PA */
  380. | (0x0UL << 35) /* reserved */
  381. | (0x1UL << 36) /* as: 0:8bit 1:16bit */
  382. | (0x0UL << 37) /* tbi0 */
  383. | (0x0UL << 38); /* tbi1 */
  384. __asm__ volatile("msr TCR_EL1, %0\n" ::"r"(val64));
  385. }
  386. struct page_table
  387. {
  388. unsigned long page[512];
  389. };
  390. static struct page_table *__init_page_array;
  391. static unsigned long __page_off = 0UL;
  392. unsigned long get_free_page(void)
  393. {
  394. if (!__init_page_array)
  395. {
  396. unsigned long temp_page_start;
  397. asm volatile("mov %0, sp" : "=r"(temp_page_start));
  398. __init_page_array =
  399. (struct page_table *)(temp_page_start & ~(ARCH_SECTION_MASK));
  400. __page_off = 2; /* 0, 1 for ttbr0, ttrb1 */
  401. }
  402. __page_off++;
  403. return (unsigned long)(__init_page_array[__page_off - 1].page);
  404. }
  405. static int _map_single_page_2M(unsigned long *lv0_tbl, unsigned long va,
  406. unsigned long pa, unsigned long attr)
  407. {
  408. int level;
  409. unsigned long *cur_lv_tbl = lv0_tbl;
  410. unsigned long page;
  411. unsigned long off;
  412. int level_shift = MMU_ADDRESS_BITS;
  413. if (va & ARCH_SECTION_MASK)
  414. {
  415. return MMU_MAP_ERROR_VANOTALIGN;
  416. }
  417. if (pa & ARCH_SECTION_MASK)
  418. {
  419. return MMU_MAP_ERROR_PANOTALIGN;
  420. }
  421. for (level = 0; level < MMU_TBL_BLOCK_2M_LEVEL; level++)
  422. {
  423. off = (va >> level_shift);
  424. off &= MMU_LEVEL_MASK;
  425. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  426. {
  427. page = get_free_page();
  428. if (!page)
  429. {
  430. return MMU_MAP_ERROR_NOPAGE;
  431. }
  432. rt_memset((char *)page, 0, ARCH_PAGE_SIZE);
  433. cur_lv_tbl[off] = page | MMU_TYPE_TABLE;
  434. }
  435. page = cur_lv_tbl[off];
  436. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  437. {
  438. /* is block! error! */
  439. return MMU_MAP_ERROR_CONFLICT;
  440. }
  441. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  442. level_shift -= MMU_LEVEL_SHIFT;
  443. }
  444. attr &= MMU_ATTRIB_MASK;
  445. pa |= (attr | MMU_TYPE_BLOCK); /* block */
  446. off = (va >> ARCH_SECTION_SHIFT);
  447. off &= MMU_LEVEL_MASK;
  448. cur_lv_tbl[off] = pa;
  449. return 0;
  450. }
  451. static int _init_map_2M(unsigned long *lv0_tbl, unsigned long va,
  452. unsigned long pa, unsigned long count,
  453. unsigned long attr)
  454. {
  455. unsigned long i;
  456. int ret;
  457. if (va & ARCH_SECTION_MASK)
  458. {
  459. return -1;
  460. }
  461. if (pa & ARCH_SECTION_MASK)
  462. {
  463. return -1;
  464. }
  465. for (i = 0; i < count; i++)
  466. {
  467. ret = _map_single_page_2M(lv0_tbl, va, pa, attr);
  468. va += ARCH_SECTION_SIZE;
  469. pa += ARCH_SECTION_SIZE;
  470. if (ret != 0)
  471. {
  472. return ret;
  473. }
  474. }
  475. return 0;
  476. }
  477. static unsigned long *_query(rt_aspace_t aspace, void *vaddr, int *plvl_shf)
  478. {
  479. int level;
  480. unsigned long va = (unsigned long)vaddr;
  481. unsigned long *cur_lv_tbl;
  482. unsigned long page;
  483. unsigned long off;
  484. int level_shift = MMU_ADDRESS_BITS;
  485. cur_lv_tbl = aspace->page_table;
  486. RT_ASSERT(cur_lv_tbl);
  487. for (level = 0; level < MMU_TBL_PAGE_4k_LEVEL; level++)
  488. {
  489. off = (va >> level_shift);
  490. off &= MMU_LEVEL_MASK;
  491. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  492. {
  493. return (void *)0;
  494. }
  495. page = cur_lv_tbl[off];
  496. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  497. {
  498. *plvl_shf = level_shift;
  499. return &cur_lv_tbl[off];
  500. }
  501. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  502. cur_lv_tbl = (unsigned long *)((unsigned long)cur_lv_tbl - PV_OFFSET);
  503. level_shift -= MMU_LEVEL_SHIFT;
  504. }
  505. /* now is level MMU_TBL_PAGE_4k_LEVEL */
  506. off = (va >> ARCH_PAGE_SHIFT);
  507. off &= MMU_LEVEL_MASK;
  508. page = cur_lv_tbl[off];
  509. if (!(page & MMU_TYPE_USED))
  510. {
  511. return (void *)0;
  512. }
  513. *plvl_shf = level_shift;
  514. return &cur_lv_tbl[off];
  515. }
  516. void *rt_hw_mmu_v2p(rt_aspace_t aspace, void *v_addr)
  517. {
  518. int level_shift;
  519. unsigned long paddr;
  520. unsigned long *pte = _query(aspace, v_addr, &level_shift);
  521. if (pte)
  522. {
  523. paddr = *pte & MMU_ADDRESS_MASK;
  524. paddr |= (uintptr_t)v_addr & ((1ul << level_shift) - 1);
  525. }
  526. else
  527. {
  528. paddr = (unsigned long)ARCH_MAP_FAILED;
  529. }
  530. return (void *)paddr;
  531. }
  532. static int _noncache(uintptr_t *pte)
  533. {
  534. int err = 0;
  535. const uintptr_t idx_shift = 2;
  536. const uintptr_t idx_mask = 0x7 << idx_shift;
  537. uintptr_t entry = *pte;
  538. if ((entry & idx_mask) == (NORMAL_MEM << idx_shift))
  539. {
  540. *pte = (entry & ~idx_mask) | (NORMAL_NOCACHE_MEM << idx_shift);
  541. }
  542. else
  543. {
  544. // do not support other type to be noncache
  545. err = RT_ENOSYS;
  546. }
  547. return err;
  548. }
  549. static int _cache(uintptr_t *pte)
  550. {
  551. int err = 0;
  552. const uintptr_t idx_shift = 2;
  553. const uintptr_t idx_mask = 0x7 << idx_shift;
  554. uintptr_t entry = *pte;
  555. if ((entry & idx_mask) == (NORMAL_NOCACHE_MEM << idx_shift))
  556. {
  557. *pte = (entry & ~idx_mask) | (NORMAL_MEM << idx_shift);
  558. }
  559. else
  560. {
  561. // do not support other type to be cache
  562. err = -RT_ENOSYS;
  563. }
  564. return err;
  565. }
  566. static int (*control_handler[MMU_CNTL_DUMMY_END])(uintptr_t *pte) = {
  567. [MMU_CNTL_CACHE] = _cache,
  568. [MMU_CNTL_NONCACHE] = _noncache,
  569. };
  570. int rt_hw_mmu_control(struct rt_aspace *aspace, void *vaddr, size_t size,
  571. enum rt_mmu_cntl cmd)
  572. {
  573. int level_shift;
  574. int err = -RT_EINVAL;
  575. void *vend = vaddr + size;
  576. int (*handler)(uintptr_t * pte);
  577. if (cmd >= 0 && cmd < MMU_CNTL_DUMMY_END)
  578. {
  579. handler = control_handler[cmd];
  580. while (vaddr < vend)
  581. {
  582. uintptr_t *pte = _query(aspace, vaddr, &level_shift);
  583. void *range_end = vaddr + (1ul << level_shift);
  584. RT_ASSERT(range_end <= vend);
  585. if (pte)
  586. {
  587. err = handler(pte);
  588. RT_ASSERT(err == RT_EOK);
  589. }
  590. vaddr = range_end;
  591. }
  592. }
  593. else
  594. {
  595. err = -RT_ENOSYS;
  596. }
  597. return err;
  598. }
  599. void rt_hw_mem_setup_early(unsigned long *tbl0, unsigned long *tbl1,
  600. unsigned long size, unsigned long pv_off)
  601. {
  602. int ret;
  603. /* setup pv off */
  604. rt_kmem_pvoff_set(pv_off);
  605. unsigned long va = KERNEL_VADDR_START;
  606. unsigned long count = (size + ARCH_SECTION_MASK) >> ARCH_SECTION_SHIFT;
  607. unsigned long normal_attr = MMU_MAP_CUSTOM(MMU_AP_KAUN, NORMAL_MEM);
  608. /* clean the first two pages */
  609. rt_memset((char *)tbl0, 0, ARCH_PAGE_SIZE);
  610. rt_memset((char *)tbl1, 0, ARCH_PAGE_SIZE);
  611. ret = _init_map_2M(tbl1, va, va + pv_off, count, normal_attr);
  612. if (ret != 0)
  613. {
  614. while (1);
  615. }
  616. ret = _init_map_2M(tbl0, va + pv_off, va + pv_off, count, normal_attr);
  617. if (ret != 0)
  618. {
  619. while (1);
  620. }
  621. }