start_gcc.S 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. * 2018-11-22 Jesven in the interrupt context, use rt_scheduler_do_irq_switch checks
  10. * and switches to a new thread
  11. */
  12. #include "rtconfig.h"
  13. .equ Mode_USR, 0x10
  14. .equ Mode_FIQ, 0x11
  15. .equ Mode_IRQ, 0x12
  16. .equ Mode_SVC, 0x13
  17. .equ Mode_ABT, 0x17
  18. .equ Mode_UND, 0x1B
  19. .equ Mode_SYS, 0x1F
  20. .equ I_Bit, 0x80 /* when I bit is set, IRQ is disabled */
  21. .equ F_Bit, 0x40 /* when F bit is set, FIQ is disabled */
  22. #ifdef RT_USING_SMART
  23. .data
  24. .align 14
  25. init_mtbl:
  26. .space 16*1024
  27. #endif
  28. .text
  29. /* reset entry */
  30. .globl _reset
  31. _reset:
  32. #ifdef ARCH_ARMV8
  33. /* Check for HYP mode */
  34. mrs r0, cpsr_all
  35. and r0, r0, #0x1F
  36. mov r8, #0x1A
  37. cmp r0, r8
  38. beq overHyped
  39. b continue
  40. overHyped: /* Get out of HYP mode */
  41. adr r1, continue
  42. msr ELR_hyp, r1
  43. mrs r1, cpsr_all
  44. and r1, r1, #0x1f /* CPSR_MODE_MASK */
  45. orr r1, r1, #0x13 /* CPSR_MODE_SUPERVISOR */
  46. msr SPSR_hyp, r1
  47. eret
  48. continue:
  49. #endif
  50. #ifdef SOC_BCM283x
  51. /* Suspend the other cpu cores */
  52. mrc p15, 0, r0, c0, c0, 5
  53. ands r0, #3
  54. bne _halt
  55. /* Disable IRQ & FIQ */
  56. cpsid if
  57. /* Check for HYP mode */
  58. mrs r0, cpsr_all
  59. and r0, r0, #0x1F
  60. mov r8, #0x1A
  61. cmp r0, r8
  62. beq overHyped
  63. b continue
  64. overHyped: /* Get out of HYP mode */
  65. adr r1, continue
  66. msr ELR_hyp, r1
  67. mrs r1, cpsr_all
  68. and r1, r1, #0x1f /* CPSR_MODE_MASK */
  69. orr r1, r1, #0x13 /* CPSR_MODE_SUPERVISOR */
  70. msr SPSR_hyp, r1
  71. eret
  72. continue:
  73. /* set the cpu to SVC32 mode and disable interrupt */
  74. mrs r0, cpsr
  75. bic r0, r0, #0x1f
  76. orr r0, r0, #0x13
  77. msr cpsr_c, r0
  78. #endif
  79. /* invalid tlb before enable mmu */
  80. mrc p15, 0, r0, c1, c0, 0
  81. bic r0, #1
  82. mcr p15, 0, r0, c1, c0, 0
  83. dsb
  84. isb
  85. mov r0, #0
  86. mcr p15, 0, r0, c8, c7, 0
  87. mcr p15, 0, r0, c7, c5, 0 /* iciallu */
  88. mcr p15, 0, r0, c7, c5, 6 /* bpiall */
  89. dsb
  90. isb
  91. #ifdef RT_USING_SMART
  92. /* load r5 with PV_OFFSET */
  93. ldr r7, =_reset
  94. adr r5, _reset
  95. sub r5, r5, r7
  96. mov r7, #0x100000
  97. sub r7, #1
  98. mvn r8, r7
  99. ldr r9, =KERNEL_VADDR_START
  100. ldr r6, =__bss_end
  101. add r6, r7
  102. and r6, r8 /* r6 end vaddr align up to 1M */
  103. sub r6, r9 /* r6 is size */
  104. ldr sp, =svc_stack_n_limit
  105. add sp, r5 /* use paddr */
  106. ldr r0, =init_mtbl
  107. add r0, r5
  108. mov r1, r6
  109. mov r2, r5
  110. bl init_mm_setup
  111. ldr lr, =after_enable_mmu
  112. ldr r0, =init_mtbl
  113. add r0, r5
  114. b enable_mmu
  115. after_enable_mmu:
  116. #endif
  117. #ifndef SOC_BCM283x
  118. /* set the cpu to SVC32 mode and disable interrupt */
  119. cps #Mode_SVC
  120. #endif
  121. #ifdef RT_USING_FPU
  122. mov r4, #0xfffffff
  123. mcr p15, 0, r4, c1, c0, 2
  124. #endif
  125. /* disable the data alignment check */
  126. mrc p15, 0, r1, c1, c0, 0
  127. bic r1, #(1<<1) /* Disable Alignment fault checking */
  128. #ifndef RT_USING_SMART
  129. bic r1, #(1<<0) /* Disable MMU */
  130. bic r1, #(1<<2) /* Disable data cache */
  131. bic r1, #(1<<11) /* Disable program flow prediction */
  132. bic r1, #(1<<12) /* Disable instruction cache */
  133. bic r1, #(3<<19) /* bit[20:19] must be zero */
  134. #endif /* RT_USING_SMART */
  135. mcr p15, 0, r1, c1, c0, 0
  136. /* enable I cache + branch prediction */
  137. mrc p15, 0, r0, c1, c0, 0
  138. orr r0, r0, #(1<<12)
  139. orr r0, r0, #(1<<11)
  140. mcr p15, 0, r0, c1, c0, 0
  141. /* setup stack */
  142. bl stack_setup
  143. /* clear .bss */
  144. mov r0,#0 /* get a zero */
  145. ldr r1,=__bss_start /* bss start */
  146. ldr r2,=__bss_end /* bss end */
  147. bss_loop:
  148. cmp r1,r2 /* check if data to clear */
  149. strlo r0,[r1],#4 /* clear 4 bytes */
  150. blo bss_loop /* loop until done */
  151. mov r0, r5
  152. bl rt_kmem_pvoff_set
  153. #ifdef RT_USING_SMP
  154. mrc p15, 0, r1, c1, c0, 1
  155. mov r0, #(1<<6)
  156. orr r1, r0
  157. mcr p15, 0, r1, c1, c0, 1 /* enable smp */
  158. #endif
  159. /**
  160. * void rt_hw_init_mmu_table(struct mem_desc *mdesc, rt_uint32_t size)
  161. * initialize the mmu table and enable mmu
  162. */
  163. ldr r0, =platform_mem_desc
  164. ldr r1, =platform_mem_desc_size
  165. ldr r1, [r1]
  166. bl rt_hw_init_mmu_table
  167. #ifdef RT_USING_SMART
  168. ldr r0, =MMUTable /* vaddr */
  169. add r0, r5 /* to paddr */
  170. bl rt_hw_mmu_switch
  171. #else
  172. bl rt_hw_mmu_init
  173. #endif
  174. /* start RT-Thread Kernel */
  175. ldr pc, _rtthread_startup
  176. _rtthread_startup:
  177. .word rtthread_startup
  178. .weak rt_asm_cpu_id
  179. rt_asm_cpu_id:
  180. mrc p15, 0, r0, c0, c0, 5
  181. and r0, r0, #0xf
  182. mov pc, lr
  183. stack_setup:
  184. #ifdef RT_USING_SMP
  185. /* cpu id */
  186. mov r10, lr
  187. bl rt_asm_cpu_id
  188. mov lr, r10
  189. add r0, r0, #1
  190. #else
  191. mov r0, #1
  192. #endif
  193. cps #Mode_UND
  194. ldr r1, =und_stack_n
  195. add sp, r1, r0, asl #12
  196. cps #Mode_IRQ
  197. ldr r1, =irq_stack_n
  198. add sp, r1, r0, asl #12
  199. cps #Mode_FIQ
  200. ldr r1, =irq_stack_n
  201. add sp, r1, r0, asl #12
  202. cps #Mode_ABT
  203. ldr r1, =abt_stack_n
  204. add sp, r1, r0, asl #12
  205. cps #Mode_SVC
  206. ldr r1, =svc_stack_n
  207. add sp, r1, r0, asl #12
  208. bx lr
  209. #ifdef RT_USING_SMART
  210. .align 2
  211. .global enable_mmu
  212. enable_mmu:
  213. orr r0, #0x18
  214. mcr p15, 0, r0, c2, c0, 0 /* ttbr0 */
  215. mov r0, #(1 << 5) /* PD1=1 */
  216. mcr p15, 0, r0, c2, c0, 2 /* ttbcr */
  217. mov r0, #1
  218. mcr p15, 0, r0, c3, c0, 0 /* dacr */
  219. /* invalid tlb before enable mmu */
  220. mov r0, #0
  221. mcr p15, 0, r0, c8, c7, 0
  222. mcr p15, 0, r0, c7, c5, 0 /* iciallu */
  223. mcr p15, 0, r0, c7, c5, 6 /* bpiall */
  224. mrc p15, 0, r0, c1, c0, 0
  225. orr r0, #((1 << 12) | (1 << 11)) /* instruction cache, branch prediction */
  226. orr r0, #((1 << 2) | (1 << 0)) /* data cache, mmu enable */
  227. mcr p15, 0, r0, c1, c0, 0
  228. dsb
  229. isb
  230. mov pc, lr
  231. .global rt_hw_set_process_id
  232. rt_hw_set_process_id:
  233. LSL r0, r0, #8
  234. MCR p15, 0, r0, c13, c0, 1
  235. mov pc, lr
  236. #endif
  237. .global rt_hw_mmu_switch
  238. rt_hw_mmu_switch:
  239. orr r0, #0x18
  240. mcr p15, 0, r0, c2, c0, 0 // ttbr0
  241. //invalid tlb
  242. mov r0, #0
  243. mcr p15, 0, r0, c8, c7, 0
  244. mcr p15, 0, r0, c7, c5, 0 //iciallu
  245. mcr p15, 0, r0, c7, c5, 6 //bpiall
  246. dsb
  247. isb
  248. mov pc, lr
  249. .global rt_hw_mmu_tbl_get
  250. rt_hw_mmu_tbl_get:
  251. mrc p15, 0, r0, c2, c0, 0 /* ttbr0 */
  252. bic r0, #0x18
  253. mov pc, lr
  254. _halt:
  255. wfe
  256. b _halt
  257. #ifdef RT_USING_SMP
  258. .global rt_secondary_cpu_entry
  259. rt_secondary_cpu_entry:
  260. #ifdef RT_USING_SMART
  261. ldr r0, =_reset
  262. adr r5, _reset
  263. sub r5, r5, r0
  264. ldr lr, =after_enable_mmu_n
  265. ldr r0, =init_mtbl
  266. add r0, r5
  267. b enable_mmu
  268. after_enable_mmu_n:
  269. ldr r0, =MMUTable
  270. add r0, r5
  271. bl rt_hw_mmu_switch
  272. #endif
  273. #ifdef RT_USING_FPU
  274. mov r4, #0xfffffff
  275. mcr p15, 0, r4, c1, c0, 2
  276. #endif
  277. mrc p15, 0, r1, c1, c0, 1
  278. mov r0, #(1<<6)
  279. orr r1, r0
  280. mcr p15, 0, r1, c1, c0, 1 /* enable smp */
  281. mrc p15, 0, r0, c1, c0, 0
  282. bic r0, #(1<<13)
  283. mcr p15, 0, r0, c1, c0, 0
  284. bl stack_setup
  285. /* initialize the mmu table and enable mmu */
  286. #ifndef RT_USING_SMART
  287. bl rt_hw_mmu_init
  288. #endif
  289. b rt_hw_secondary_cpu_bsp_start
  290. #endif
  291. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  292. .section .text.isr, "ax"
  293. .align 5
  294. .globl vector_fiq
  295. vector_fiq:
  296. stmfd sp!,{r0-r7,lr}
  297. bl rt_hw_trap_fiq
  298. ldmfd sp!,{r0-r7,lr}
  299. subs pc, lr, #4
  300. .globl rt_interrupt_enter
  301. .globl rt_interrupt_leave
  302. .globl rt_thread_switch_interrupt_flag
  303. .globl rt_interrupt_from_thread
  304. .globl rt_interrupt_to_thread
  305. .globl rt_current_thread
  306. .globl vmm_thread
  307. .globl vmm_virq_check
  308. .align 5
  309. .globl vector_irq
  310. vector_irq:
  311. #ifdef RT_USING_SMP
  312. clrex
  313. stmfd sp!, {r0, r1}
  314. cps #Mode_SVC
  315. mov r0, sp /* svc_sp */
  316. mov r1, lr /* svc_lr */
  317. cps #Mode_IRQ
  318. sub lr, #4
  319. stmfd r0!, {r1, lr} /* svc_lr, svc_pc */
  320. stmfd r0!, {r2 - r12}
  321. ldmfd sp!, {r1, r2} /* original r0, r1 */
  322. stmfd r0!, {r1 - r2}
  323. mrs r1, spsr /* original mode */
  324. stmfd r0!, {r1}
  325. #ifdef RT_USING_SMART
  326. stmfd r0, {r13, r14}^ /* usr_sp, usr_lr */
  327. sub r0, #8
  328. #endif
  329. #ifdef RT_USING_FPU
  330. /* fpu context */
  331. vmrs r6, fpexc
  332. tst r6, #(1<<30)
  333. beq 1f
  334. vstmdb r0!, {d0-d15}
  335. vstmdb r0!, {d16-d31}
  336. vmrs r5, fpscr
  337. stmfd r0!, {r5}
  338. 1:
  339. stmfd r0!, {r6}
  340. #endif
  341. /* now irq stack is clean */
  342. /* r0 is task svc_sp */
  343. /* backup r0 -> r8 */
  344. mov r8, r0
  345. cps #Mode_SVC
  346. mov sp, r8
  347. bl rt_interrupt_enter
  348. bl rt_hw_trap_irq
  349. bl rt_interrupt_leave
  350. mov r0, r8
  351. bl rt_scheduler_do_irq_switch
  352. b rt_hw_context_switch_exit
  353. #else
  354. stmfd sp!, {r0-r12,lr}
  355. bl rt_interrupt_enter
  356. bl rt_hw_trap_irq
  357. bl rt_interrupt_leave
  358. /* if rt_thread_switch_interrupt_flag set, jump to
  359. * rt_hw_context_switch_interrupt_do and don't return */
  360. ldr r0, =rt_thread_switch_interrupt_flag
  361. ldr r1, [r0]
  362. cmp r1, #1
  363. beq rt_hw_context_switch_interrupt_do
  364. #ifdef RT_USING_SMART
  365. ldmfd sp!, {r0-r12,lr}
  366. cps #Mode_SVC
  367. push {r0-r12}
  368. mov r7, lr
  369. cps #Mode_IRQ
  370. mrs r4, spsr
  371. sub r5, lr, #4
  372. cps #Mode_SVC
  373. and r6, r4, #0x1f
  374. cmp r6, #0x10
  375. bne 1f
  376. msr spsr_csxf, r4
  377. mov lr, r5
  378. pop {r0-r12}
  379. b arch_ret_to_user
  380. 1:
  381. mov lr, r7
  382. cps #Mode_IRQ
  383. msr spsr_csxf, r4
  384. mov lr, r5
  385. cps #Mode_SVC
  386. pop {r0-r12}
  387. cps #Mode_IRQ
  388. movs pc, lr
  389. #else
  390. ldmfd sp!, {r0-r12,lr}
  391. subs pc, lr, #4
  392. #endif
  393. rt_hw_context_switch_interrupt_do:
  394. mov r1, #0 /* clear flag */
  395. str r1, [r0]
  396. mov r1, sp /* r1 point to {r0-r3} in stack */
  397. add sp, sp, #4*4
  398. ldmfd sp!, {r4-r12,lr} /* reload saved registers */
  399. mrs r0, spsr /* get cpsr of interrupt thread */
  400. sub r2, lr, #4 /* save old task's pc to r2 */
  401. /* Switch to SVC mode with no interrupt. If the usr mode guest is
  402. * interrupted, this will just switch to the stack of kernel space.
  403. * save the registers in kernel space won't trigger data abort. */
  404. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  405. stmfd sp!, {r2} /* push old task's pc */
  406. stmfd sp!, {r4-r12,lr} /* push old task's lr,r12-r4 */
  407. ldmfd r1, {r1-r4} /* restore r0-r3 of the interrupt thread */
  408. stmfd sp!, {r1-r4} /* push old task's r0-r3 */
  409. stmfd sp!, {r0} /* push old task's cpsr */
  410. #ifdef RT_USING_SMART
  411. stmfd sp, {r13, r14}^ /*push usr_sp, usr_lr */
  412. sub sp, #8
  413. #endif
  414. #ifdef RT_USING_FPU
  415. /* fpu context */
  416. vmrs r6, fpexc
  417. tst r6, #(1<<30)
  418. beq 1f
  419. vstmdb sp!, {d0-d15}
  420. vstmdb sp!, {d16-d31}
  421. vmrs r5, fpscr
  422. stmfd sp!, {r5}
  423. 1:
  424. stmfd sp!, {r6}
  425. #endif
  426. ldr r4, =rt_interrupt_from_thread
  427. ldr r5, [r4]
  428. str sp, [r5] /* store sp in preempted tasks's TCB */
  429. ldr r6, =rt_interrupt_to_thread
  430. ldr r6, [r6]
  431. ldr sp, [r6] /* get new task's stack pointer */
  432. bl rt_thread_self
  433. #ifdef RT_USING_SMART
  434. mov r4, r0
  435. bl lwp_aspace_switch
  436. mov r0, r4
  437. bl lwp_user_setting_restore
  438. #endif
  439. #ifdef RT_USING_FPU
  440. /* fpu context */
  441. ldmfd sp!, {r6}
  442. vmsr fpexc, r6
  443. tst r6, #(1<<30)
  444. beq 1f
  445. ldmfd sp!, {r5}
  446. vmsr fpscr, r5
  447. vldmia sp!, {d16-d31}
  448. vldmia sp!, {d0-d15}
  449. 1:
  450. #endif
  451. #ifdef RT_USING_SMART
  452. ldmfd sp, {r13, r14}^ /*pop usr_sp, usr_lr */
  453. add sp, #8
  454. #endif
  455. ldmfd sp!, {r4} /* pop new task's cpsr to spsr */
  456. msr spsr_cxsf, r4
  457. #ifdef RT_USING_SMART
  458. and r4, #0x1f
  459. cmp r4, #0x10
  460. bne 1f
  461. ldmfd sp!, {r0-r12,lr}
  462. ldmfd sp!, {lr}
  463. b arch_ret_to_user
  464. 1:
  465. #endif
  466. /* pop new task's r0-r12,lr & pc, copy spsr to cpsr */
  467. ldmfd sp!, {r0-r12,lr,pc}^
  468. #endif
  469. .macro push_svc_reg
  470. sub sp, sp, #17 * 4 /* Sizeof(struct rt_hw_exp_stack) */
  471. stmia sp, {r0 - r12} /* Calling r0-r12 */
  472. mov r0, sp
  473. add sp, sp, #17 * 4
  474. mrs r6, spsr /* Save CPSR */
  475. str lr, [r0, #15*4] /* Push PC */
  476. str r6, [r0, #16*4] /* Push CPSR */
  477. and r1, r6, #0x1f
  478. cmp r1, #0x10
  479. cps #Mode_SYS
  480. streq sp, [r0, #13*4] /* Save calling SP */
  481. streq lr, [r0, #14*4] /* Save calling PC */
  482. cps #Mode_SVC
  483. strne sp, [r0, #13*4] /* Save calling SP */
  484. strne lr, [r0, #14*4] /* Save calling PC */
  485. .endm
  486. .align 5
  487. .weak vector_swi
  488. vector_swi:
  489. push_svc_reg
  490. bl rt_hw_trap_swi
  491. b .
  492. .align 5
  493. .globl vector_undef
  494. vector_undef:
  495. push_svc_reg
  496. bl rt_hw_trap_undef
  497. cps #Mode_UND
  498. #ifdef RT_USING_FPU
  499. sub sp, sp, #17 * 4
  500. ldr lr, [sp, #15*4]
  501. ldmia sp, {r0 - r12}
  502. add sp, sp, #17 * 4
  503. movs pc, lr
  504. #endif
  505. b .
  506. .align 5
  507. .globl vector_pabt
  508. vector_pabt:
  509. push_svc_reg
  510. #ifdef RT_USING_SMART
  511. /* cp Mode_ABT stack to SVC */
  512. sub sp, sp, #17 * 4 /* Sizeof(struct rt_hw_exp_stack) */
  513. mov lr, r0
  514. ldmia lr, {r0 - r12}
  515. stmia sp, {r0 - r12}
  516. add r1, lr, #13 * 4
  517. add r2, sp, #13 * 4
  518. ldmia r1, {r4 - r7}
  519. stmia r2, {r4 - r7}
  520. mov r0, sp
  521. bl rt_hw_trap_pabt
  522. /* return to user */
  523. ldr lr, [sp, #16*4] /* orign spsr */
  524. msr spsr_cxsf, lr
  525. ldr lr, [sp, #15*4] /* orign pc */
  526. ldmia sp, {r0 - r12}
  527. add sp, #17 * 4
  528. b arch_ret_to_user
  529. #else
  530. bl rt_hw_trap_pabt
  531. b .
  532. #endif
  533. .align 5
  534. .globl vector_dabt
  535. vector_dabt:
  536. push_svc_reg
  537. #ifdef RT_USING_SMART
  538. /* cp Mode_ABT stack to SVC */
  539. sub sp, sp, #17 * 4 /* Sizeof(struct rt_hw_exp_stack) */
  540. mov lr, r0
  541. ldmia lr, {r0 - r12}
  542. stmia sp, {r0 - r12}
  543. add r1, lr, #13 * 4
  544. add r2, sp, #13 * 4
  545. ldmia r1, {r4 - r7}
  546. stmia r2, {r4 - r7}
  547. mov r0, sp
  548. bl rt_hw_trap_dabt
  549. /* return to user */
  550. ldr lr, [sp, #16*4] /* orign spsr */
  551. msr spsr_cxsf, lr
  552. ldr lr, [sp, #15*4] /* orign pc */
  553. ldmia sp, {r0 - r12}
  554. add sp, #17 * 4
  555. b arch_ret_to_user
  556. #else
  557. bl rt_hw_trap_dabt
  558. b .
  559. #endif
  560. .align 5
  561. .globl vector_resv
  562. vector_resv:
  563. push_svc_reg
  564. bl rt_hw_trap_resv
  565. b .
  566. .global rt_hw_clz
  567. rt_hw_clz:
  568. clz r0, r0
  569. bx lr
  570. #ifndef RT_CPUS_NR
  571. #define RT_CPUS_NR 1
  572. #endif
  573. #include "asm-generic.h"
  574. START_POINT(_thread_start)
  575. mov r10, lr
  576. blx r1
  577. blx r10
  578. b . /* never here */
  579. START_POINT_END(_thread_start)
  580. .bss
  581. .align 3 /* align to 2~3=8 */
  582. svc_stack_n:
  583. .space (RT_CPUS_NR << 12)
  584. svc_stack_n_limit:
  585. irq_stack_n:
  586. .space (RT_CPUS_NR << 12)
  587. und_stack_n:
  588. .space (RT_CPUS_NR << 12)
  589. abt_stack_n:
  590. .space (RT_CPUS_NR << 12)