dma_config.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2024-04-12 shelton first version
  9. */
  10. #ifndef __DMA_CONFIG_H__
  11. #define __DMA_CONFIG_H__
  12. #include <rtthread.h>
  13. #ifdef __cplusplus
  14. extern "C" {
  15. #endif
  16. /* DMA1 channel1 */
  17. /* DMA1 channel2 */
  18. #if defined(BSP_SPI1_RX_USING_DMA) && !defined(SPI1_RX_DMA_CHANNEL)
  19. #define SPI1_RX_DMA_IRQHandler DMA1_Channel2_IRQHandler
  20. #define SPI1_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  21. #define SPI1_RX_DMA_CHANNEL DMA1_CHANNEL2
  22. #define SPI1_RX_DMA_IRQ DMA1_Channel2_IRQn
  23. #elif defined(BSP_UART3_TX_USING_DMA) && !defined(UART3_TX_DMA_CHANNEL)
  24. #define UART3_TX_DMA_IRQHandler DMA1_Channel2_IRQHandler
  25. #define UART3_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  26. #define UART3_TX_DMA_CHANNEL DMA1_CHANNEL2
  27. #define UART3_TX_DMA_IRQ DMA1_Channel2_IRQn
  28. #elif defined(BSP_I2C3_TX_USING_DMA) && !defined(I2C3_TX_DMA_CHANNEL)
  29. #define I2C3_TX_DMA_IRQHandler DMA1_Channel2_IRQHandler
  30. #define I2C3_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  31. #define I2C3_TX_DMA_CHANNEL DMA1_CHANNEL2
  32. #define I2C3_TX_DMA_IRQ DMA1_Channel2_IRQn
  33. #endif
  34. /* DMA1 channel3 */
  35. #if defined(BSP_SPI1_TX_USING_DMA) && !defined(SPI1_TX_DMA_CHANNEL)
  36. #define SPI1_TX_DMA_IRQHandler DMA1_Channel3_IRQHandler
  37. #define SPI1_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  38. #define SPI1_TX_DMA_CHANNEL DMA1_CHANNEL3
  39. #define SPI1_TX_DMA_IRQ DMA1_Channel3_IRQn
  40. #elif defined(BSP_UART3_RX_USING_DMA) && !defined(UART3_RX_DMA_CHANNEL)
  41. #define UART3_RX_DMA_IRQHandler DMA1_Channel3_IRQHandler
  42. #define UART3_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  43. #define UART3_RX_DMA_CHANNEL DMA1_CHANNEL3
  44. #define UART3_RX_DMA_IRQ DMA1_Channel3_IRQn
  45. #elif defined(BSP_I2C3_RX_USING_DMA) && !defined(I2C3_RX_DMA_CHANNEL)
  46. #define I2C3_RX_DMA_IRQHandler DMA1_Channel3_IRQHandler
  47. #define I2C3_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  48. #define I2C3_RX_DMA_CHANNEL DMA1_CHANNEL3
  49. #define I2C3_RX_DMA_IRQ DMA1_Channel3_IRQn
  50. #endif
  51. /* DMA1 channel4 */
  52. #if defined(BSP_SPI2_RX_USING_DMA) && !defined(SPI2_RX_DMA_CHANNEL)
  53. #define SPI2_RX_DMA_IRQHandler DMA1_Channel4_IRQHandler
  54. #define SPI2_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  55. #define SPI2_RX_DMA_CHANNEL DMA1_CHANNEL4
  56. #define SPI2_RX_DMA_IRQ DMA1_Channel4_IRQn
  57. #elif defined(BSP_UART1_TX_USING_DMA) && !defined(UART1_TX_DMA_CHANNEL)
  58. #define UART1_TX_DMA_IRQHandler DMA1_Channel4_IRQHandler
  59. #define UART1_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  60. #define UART1_TX_DMA_CHANNEL DMA1_CHANNEL4
  61. #define UART1_TX_DMA_IRQ DMA1_Channel4_IRQn
  62. #elif defined(BSP_I2C2_TX_USING_DMA) && !defined(I2C2_TX_DMA_CHANNEL)
  63. #define I2C2_TX_DMA_IRQHandler DMA1_Channel4_IRQHandler
  64. #define I2C2_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  65. #define I2C2_TX_DMA_CHANNEL DMA1_CHANNEL4
  66. #define I2C2_TX_DMA_IRQ DMA1_Channel4_IRQn
  67. #endif
  68. /* DMA1 channel5 */
  69. #if defined(BSP_SPI2_TX_USING_DMA) && !defined(SPI2_TX_DMA_CHANNEL)
  70. #define SPI2_TX_DMA_IRQHandler DMA1_Channel5_IRQHandler
  71. #define SPI2_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  72. #define SPI2_TX_DMA_CHANNEL DMA1_CHANNEL5
  73. #define SPI2_TX_DMA_IRQ DMA1_Channel5_IRQn
  74. #elif defined(BSP_UART1_RX_USING_DMA) && !defined(UART1_RX_DMA_CHANNEL)
  75. #define UART1_RX_DMA_IRQHandler DMA1_Channel5_IRQHandler
  76. #define UART1_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  77. #define UART1_RX_DMA_CHANNEL DMA1_CHANNEL5
  78. #define UART1_RX_DMA_IRQ DMA1_Channel5_IRQn
  79. #elif defined(BSP_I2C2_RX_USING_DMA) && !defined(I2C2_RX_DMA_CHANNEL)
  80. #define I2C2_RX_DMA_IRQHandler DMA1_Channel5_IRQHandler
  81. #define I2C2_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  82. #define I2C2_RX_DMA_CHANNEL DMA1_CHANNEL5
  83. #define I2C2_RX_DMA_IRQ DMA1_Channel5_IRQn
  84. #endif
  85. /* DMA1 channel6 */
  86. #if defined(BSP_UART2_RX_USING_DMA) && !defined(UART2_RX_DMA_CHANNEL)
  87. #define UART2_RX_DMA_IRQHandler DMA1_Channel6_IRQHandler
  88. #define UART2_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  89. #define UART2_RX_DMA_CHANNEL DMA1_CHANNEL6
  90. #define UART2_RX_DMA_IRQ DMA1_Channel6_IRQn
  91. #elif defined(BSP_I2C1_TX_USING_DMA) && !defined(I2C1_TX_DMA_CHANNEL)
  92. #define I2C1_TX_DMA_IRQHandler DMA1_Channel6_IRQHandler
  93. #define I2C1_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  94. #define I2C1_TX_DMA_CHANNEL DMA1_CHANNEL6
  95. #define I2C1_TX_DMA_IRQ DMA1_Channel6_IRQn
  96. #endif
  97. /* DMA1 channel7 */
  98. #if defined(BSP_UART2_TX_USING_DMA) && !defined(UART2_TX_DMA_CHANNEL)
  99. #define UART2_TX_DMA_IRQHandler DMA1_Channel7_IRQHandler
  100. #define UART2_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  101. #define UART2_TX_DMA_CHANNEL DMA1_CHANNEL7
  102. #define UART2_TX_DMA_IRQ DMA1_Channel7_IRQn
  103. #elif defined(BSP_I2C1_RX_USING_DMA) && !defined(I2C1_RX_DMA_CHANNEL)
  104. #define I2C1_RX_DMA_IRQHandler DMA1_Channel7_IRQHandler
  105. #define I2C1_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  106. #define I2C1_RX_DMA_CHANNEL DMA1_CHANNEL7
  107. #define I2C1_RX_DMA_IRQ DMA1_Channel7_IRQn
  108. #endif
  109. /* DMA2 channel1 */
  110. #if defined(BSP_SPI3_RX_USING_DMA) && !defined(SPI3_RX_DMA_CHANNEL)
  111. #define SPI3_RX_DMA_IRQHandler DMA2_Channel1_IRQHandler
  112. #define SPI3_RX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  113. #define SPI3_RX_DMA_CHANNEL DMA2_CHANNEL1
  114. #define SPI3_RX_DMA_IRQ DMA2_Channel1_IRQn
  115. #endif
  116. /* DMA2 channel2 */
  117. #if defined(BSP_SPI3_TX_USING_DMA) && !defined(SPI3_TX_DMA_CHANNEL)
  118. #define SPI3_TX_DMA_IRQHandler DMA2_Channel2_IRQHandler
  119. #define SPI3_TX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  120. #define SPI3_TX_DMA_CHANNEL DMA2_CHANNEL2
  121. #define SPI3_TX_DMA_IRQ DMA2_Channel2_IRQn
  122. #endif
  123. /* DMA2 channel3 */
  124. #if defined(BSP_SPI4_RX_USING_DMA) && !defined(SPI4_RX_DMA_CHANNEL)
  125. #define SPI4_RX_DMA_IRQHandler DMA2_Channel3_IRQHandler
  126. #define SPI4_RX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  127. #define SPI4_RX_DMA_CHANNEL DMA2_CHANNEL3
  128. #define SPI4_RX_DMA_IRQ DMA2_Channel3_IRQn
  129. #elif defined(BSP_UART4_RX_USING_DMA) && !defined(UART4_RX_DMA_CHANNEL)
  130. #define UART4_RX_DMA_IRQHandler DMA2_Channel3_IRQHandler
  131. #define UART4_RX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  132. #define UART4_RX_DMA_CHANNEL DMA2_CHANNEL3
  133. #define UART4_RX_DMA_IRQ DMA2_Channel3_IRQn
  134. #endif
  135. /* DMA2 channel4 */
  136. /* DMA2 channel5 */
  137. #if defined(BSP_SPI4_TX_USING_DMA) && !defined(SPI4_TX_DMA_CHANNEL)
  138. #define SPI4_TX_DMA_IRQHandler DMA2_Channel4_5_IRQHandler
  139. #define SPI4_TX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  140. #define SPI4_TX_DMA_CHANNEL DMA2_CHANNEL5
  141. #define SPI4_TX_DMA_IRQ DMA2_Channel4_5_IRQn
  142. #elif defined(BSP_UART4_TX_USING_DMA) && !defined(UART4_TX_DMA_CHANNEL)
  143. #define UART4_TX_DMA_IRQHandler DMA2_Channel4_5_IRQHandler
  144. #define UART4_TX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  145. #define UART4_TX_DMA_CHANNEL DMA2_CHANNEL5
  146. #define UART4_TX_DMA_IRQ DMA2_Channel4_5_IRQn
  147. #endif
  148. #ifdef __cplusplus
  149. }
  150. #endif
  151. #endif /* __DMA_CONFIG_H__ */