dma_config.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-11-09 shelton first version
  9. */
  10. #ifndef __DMA_CONFIG_H__
  11. #define __DMA_CONFIG_H__
  12. #include <rtthread.h>
  13. #ifdef __cplusplus
  14. extern "C" {
  15. #endif
  16. /* DMA1 channel1 */
  17. #if defined(BSP_SPI1_RX_USING_DMA) && !defined(SPI1_RX_DMA_CHANNEL)
  18. #define SPI1_RX_DMA_IRQHandler DMA1_Channel1_IRQHandler
  19. #define SPI1_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  20. #define SPI1_RX_DMA_CHANNEL DMA1_CHANNEL1
  21. #define SPI1_RX_DMA_IRQ DMA1_Channel1_IRQn
  22. #define SPI1_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL1
  23. #define SPI1_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_SPI1_RX
  24. #elif defined(BSP_UART1_RX_USING_DMA) && !defined(UART1_RX_DMA_CHANNEL)
  25. #define UART1_RX_DMA_IRQHandler DMA1_Channel1_IRQHandler
  26. #define UART1_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  27. #define UART1_RX_DMA_CHANNEL DMA1_CHANNEL1
  28. #define UART1_RX_DMA_IRQ DMA1_Channel1_IRQn
  29. #define UART1_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL1
  30. #define UART1_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART1_RX
  31. #elif defined(BSP_I2C1_RX_USING_DMA) && !defined(I2C1_RX_DMA_CHANNEL)
  32. #define I2C1_RX_DMA_IRQHandler DMA1_Channel1_IRQHandler
  33. #define I2C1_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  34. #define I2C1_RX_DMA_CHANNEL DMA1_CHANNEL1
  35. #define I2C1_RX_DMA_IRQ DMA1_Channel1_IRQn
  36. #define I2C1_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL1
  37. #define I2C1_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_I2C1_RX
  38. #endif
  39. /* DMA1 channel2 */
  40. #if defined(BSP_SPI1_TX_USING_DMA) && !defined(SPI1_TX_DMA_CHANNEL)
  41. #define SPI1_TX_DMA_IRQHandler DMA1_Channel2_IRQHandler
  42. #define SPI1_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  43. #define SPI1_TX_DMA_CHANNEL DMA1_CHANNEL2
  44. #define SPI1_TX_DMA_IRQ DMA1_Channel2_IRQn
  45. #define SPI1_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL2
  46. #define SPI1_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_SPI1_TX
  47. #elif defined(BSP_UART1_TX_USING_DMA) && !defined(UART1_TX_DMA_CHANNEL)
  48. #define UART1_TX_DMA_IRQHandler DMA1_Channel2_IRQHandler
  49. #define UART1_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  50. #define UART1_TX_DMA_CHANNEL DMA1_CHANNEL2
  51. #define UART1_TX_DMA_IRQ DMA1_Channel2_IRQn
  52. #define UART1_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL2
  53. #define UART1_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART1_TX
  54. #elif defined(BSP_I2C1_TX_USING_DMA) && !defined(I2C1_TX_DMA_CHANNEL)
  55. #define I2C1_TX_DMA_IRQHandler DMA1_Channel2_IRQHandler
  56. #define I2C1_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  57. #define I2C1_TX_DMA_CHANNEL DMA1_CHANNEL2
  58. #define I2C1_TX_DMA_IRQ DMA1_Channel2_IRQn
  59. #define I2C1_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL2
  60. #define I2C1_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_I2C1_TX
  61. #endif
  62. /* DMA1 channel3 */
  63. #if defined(BSP_SPI2_RX_USING_DMA) && !defined(SPI2_RX_DMA_CHANNEL)
  64. #define SPI2_RX_DMA_IRQHandler DMA1_Channel3_IRQHandler
  65. #define SPI2_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  66. #define SPI2_RX_DMA_CHANNEL DMA1_CHANNEL3
  67. #define SPI2_RX_DMA_IRQ DMA1_Channel3_IRQn
  68. #define SPI2_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL3
  69. #define SPI2_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_SPI2_RX
  70. #elif defined(BSP_UART2_RX_USING_DMA) && !defined(UART2_RX_DMA_CHANNEL)
  71. #define UART2_RX_DMA_IRQHandler DMA1_Channel3_IRQHandler
  72. #define UART2_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  73. #define UART2_RX_DMA_CHANNEL DMA1_CHANNEL3
  74. #define UART2_RX_DMA_IRQ DMA1_Channel3_IRQn
  75. #define UART2_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL3
  76. #define UART2_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART2_RX
  77. #elif defined(BSP_I2C2_RX_USING_DMA) && !defined(I2C2_RX_DMA_CHANNEL)
  78. #define I2C2_RX_DMA_IRQHandler DMA1_Channel3_IRQHandler
  79. #define I2C2_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  80. #define I2C2_RX_DMA_CHANNEL DMA1_CHANNEL3
  81. #define I2C2_RX_DMA_IRQ DMA1_Channel3_IRQn
  82. #define I2C2_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL3
  83. #define I2C2_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_I2C2_RX
  84. #endif
  85. /* DMA1 channel4 */
  86. #if defined(BSP_SPI2_TX_USING_DMA) && !defined(SPI2_TX_DMA_CHANNEL)
  87. #define SPI2_TX_DMA_IRQHandler DMA1_Channel4_IRQHandler
  88. #define SPI2_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  89. #define SPI2_TX_DMA_CHANNEL DMA1_CHANNEL4
  90. #define SPI2_TX_DMA_IRQ DMA1_Channel4_IRQn
  91. #define SPI2_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL4
  92. #define SPI2_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_SPI2_TX
  93. #elif defined(BSP_UART2_TX_USING_DMA) && !defined(UART2_TX_DMA_CHANNEL)
  94. #define UART2_TX_DMA_IRQHandler DMA1_Channel4_IRQHandler
  95. #define UART2_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  96. #define UART2_TX_DMA_CHANNEL DMA1_CHANNEL4
  97. #define UART2_TX_DMA_IRQ DMA1_Channel4_IRQn
  98. #define UART2_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL4
  99. #define UART2_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART2_TX
  100. #elif defined(BSP_I2C2_TX_USING_DMA) && !defined(I2C2_TX_DMA_CHANNEL)
  101. #define I2C2_TX_DMA_IRQHandler DMA1_Channel4_IRQHandler
  102. #define I2C2_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  103. #define I2C2_TX_DMA_CHANNEL DMA1_CHANNEL4
  104. #define I2C2_TX_DMA_IRQ DMA1_Channel4_IRQn
  105. #define I2C2_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL4
  106. #define I2C2_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_I2C2_TX
  107. #endif
  108. /* DMA1 channel5 */
  109. #if defined(BSP_SPI3_RX_USING_DMA) && !defined(SPI3_RX_DMA_CHANNEL)
  110. #define SPI3_RX_DMA_IRQHandler DMA1_Channel5_IRQHandler
  111. #define SPI3_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  112. #define SPI3_RX_DMA_CHANNEL DMA1_CHANNEL5
  113. #define SPI3_RX_DMA_IRQ DMA1_Channel5_IRQn
  114. #define SPI3_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL5
  115. #define SPI3_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_SPI3_RX
  116. #elif defined(BSP_UART3_RX_USING_DMA) && !defined(UART3_RX_DMA_CHANNEL)
  117. #define UART3_RX_DMA_IRQHandler DMA1_Channel5_IRQHandler
  118. #define UART3_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  119. #define UART3_RX_DMA_CHANNEL DMA1_CHANNEL5
  120. #define UART3_RX_DMA_IRQ DMA1_Channel5_IRQn
  121. #define UART3_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL5
  122. #define UART3_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART3_RX
  123. #elif defined(BSP_I2C3_RX_USING_DMA) && !defined(I2C3_RX_DMA_CHANNEL)
  124. #define I2C3_RX_DMA_IRQHandler DMA1_Channel5_IRQHandler
  125. #define I2C3_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  126. #define I2C3_RX_DMA_CHANNEL DMA1_CHANNEL5
  127. #define I2C3_RX_DMA_IRQ DMA1_Channel5_IRQn
  128. #define I2C3_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL5
  129. #define I2C3_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_I2C3_RX
  130. #endif
  131. /* DMA1 channel6 */
  132. #if defined(BSP_SPI3_TX_USING_DMA) && !defined(SPI3_TX_DMA_CHANNEL)
  133. #define SPI3_TX_DMA_IRQHandler DMA1_Channel6_IRQHandler
  134. #define SPI3_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  135. #define SPI3_TX_DMA_CHANNEL DMA1_CHANNEL6
  136. #define SPI3_TX_DMA_IRQ DMA1_Channel6_IRQn
  137. #define SPI3_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL6
  138. #define SPI3_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_SPI3_TX
  139. #elif defined(BSP_UART3_TX_USING_DMA) && !defined(UART3_TX_DMA_CHANNEL)
  140. #define UART3_TX_DMA_IRQHandler DMA1_Channel6_IRQHandler
  141. #define UART3_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  142. #define UART3_TX_DMA_CHANNEL DMA1_CHANNEL6
  143. #define UART3_TX_DMA_IRQ DMA1_Channel6_IRQn
  144. #define UART3_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL6
  145. #define UART3_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART3_TX
  146. #elif defined(BSP_I2C3_TX_USING_DMA) && !defined(I2C3_TX_DMA_CHANNEL)
  147. #define I2C3_TX_DMA_IRQHandler DMA1_Channel6_IRQHandler
  148. #define I2C3_TX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  149. #define I2C3_TX_DMA_CHANNEL DMA1_CHANNEL6
  150. #define I2C3_TX_DMA_IRQ DMA1_Channel6_IRQn
  151. #define I2C3_TX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL6
  152. #define I2C3_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_I2C3_TX
  153. #endif
  154. /* DMA1 channel7 */
  155. #if defined(BSP_UART4_RX_USING_DMA) && !defined(UART4_RX_DMA_CHANNEL)
  156. #define UART4_RX_DMA_IRQHandler DMA1_Channel7_IRQHandler
  157. #define UART4_RX_DMA_CLOCK CRM_DMA1_PERIPH_CLOCK
  158. #define UART4_RX_DMA_CHANNEL DMA1_CHANNEL7
  159. #define UART4_RX_DMA_IRQ DMA1_Channel7_IRQn
  160. #define UART4_RX_DMA_MUX_CHANNEL DMA1MUX_CHANNEL7
  161. #define UART4_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART4_RX
  162. #endif
  163. /* DMA2 channel1 */
  164. #if defined(BSP_UART4_TX_USING_DMA) && !defined(UART4_TX_DMA_CHANNEL)
  165. #define UART4_TX_DMA_IRQHandler DMA2_Channel1_IRQHandler
  166. #define UART4_TX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  167. #define UART4_TX_DMA_CHANNEL DMA2_CHANNEL1
  168. #define UART4_TX_DMA_IRQ DMA2_Channel1_IRQn
  169. #define UART4_TX_DMA_MUX_CHANNEL DMA2MUX_CHANNEL1
  170. #define UART4_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART4_TX
  171. #endif
  172. /* DMA2 channel2 */
  173. #if defined(BSP_UART5_RX_USING_DMA) && !defined(UART5_RX_DMA_CHANNEL)
  174. #define UART5_RX_DMA_IRQHandler DMA2_Channel2_IRQHandler
  175. #define UART5_RX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  176. #define UART5_RX_DMA_CHANNEL DMA2_CHANNEL2
  177. #define UART5_RX_DMA_IRQ DMA2_Channel2_IRQn
  178. #define UART5_RX_DMA_MUX_CHANNEL DMA2MUX_CHANNEL2
  179. #define UART5_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART5_RX
  180. #endif
  181. /* DMA2 channel3 */
  182. #if defined(BSP_UART5_TX_USING_DMA) && !defined(UART5_TX_DMA_CHANNEL)
  183. #define UART5_TX_DMA_IRQHandler DMA2_Channel3_IRQHandler
  184. #define UART5_TX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  185. #define UART5_TX_DMA_CHANNEL DMA2_CHANNEL3
  186. #define UART5_TX_DMA_IRQ DMA2_Channel3_IRQn
  187. #define UART5_TX_DMA_MUX_CHANNEL DMA2MUX_CHANNEL3
  188. #define UART5_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART5_TX
  189. #endif
  190. /* DMA2 channel4 */
  191. #if defined(BSP_UART6_RX_USING_DMA) && !defined(UART6_RX_DMA_CHANNEL)
  192. #define UART6_RX_DMA_IRQHandler DMA2_Channel4_IRQHandler
  193. #define UART6_RX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  194. #define UART6_RX_DMA_CHANNEL DMA2_CHANNEL4
  195. #define UART6_RX_DMA_IRQ DMA2_Channel4_IRQn
  196. #define UART6_RX_DMA_MUX_CHANNEL DMA2MUX_CHANNEL4
  197. #define UART6_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART6_RX
  198. #endif
  199. /* DMA2 channel5 */
  200. #if defined(BSP_UART6_TX_USING_DMA) && !defined(UART6_TX_DMA_CHANNEL)
  201. #define UART6_TX_DMA_IRQHandler DMA2_Channel5_IRQHandler
  202. #define UART6_TX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  203. #define UART6_TX_DMA_CHANNEL DMA2_CHANNEL5
  204. #define UART6_TX_DMA_IRQ DMA2_Channel5_IRQn
  205. #define UART6_TX_DMA_MUX_CHANNEL DMA2MUX_CHANNEL5
  206. #define UART6_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART6_TX
  207. #endif
  208. /* DMA2 channel6 */
  209. #if defined(BSP_UART7_RX_USING_DMA) && !defined(UART7_RX_DMA_CHANNEL)
  210. #define UART7_RX_DMA_IRQHandler DMA2_Channel6_IRQHandler
  211. #define UART7_RX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  212. #define UART7_RX_DMA_CHANNEL DMA2_CHANNEL6
  213. #define UART7_RX_DMA_IRQ DMA2_Channel6_IRQn
  214. #define UART7_RX_DMA_MUX_CHANNEL DMA2MUX_CHANNEL6
  215. #define UART7_RX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART7_RX
  216. #endif
  217. /* DMA2 channel7 */
  218. #if defined(BSP_UART7_TX_USING_DMA) && !defined(UART7_TX_DMA_CHANNEL)
  219. #define UART7_TX_DMA_IRQHandler DMA2_Channel7_IRQHandler
  220. #define UART7_TX_DMA_CLOCK CRM_DMA2_PERIPH_CLOCK
  221. #define UART7_TX_DMA_CHANNEL DMA2_CHANNEL7
  222. #define UART7_TX_DMA_IRQ DMA2_Channel7_IRQn
  223. #define UART7_TX_DMA_MUX_CHANNEL DMA2MUX_CHANNEL7
  224. #define UART7_TX_DMA_REQ_ID DMAMUX_DMAREQ_ID_USART7_TX
  225. #endif
  226. #ifdef __cplusplus
  227. }
  228. #endif
  229. #endif /* __DMA_CONFIG_H__ */