drv_usart.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-05-16 shelton first version
  9. * 2022-11-10 shelton support uart dma
  10. * 2023-01-31 shelton add support f421/f425
  11. * 2023-04-08 shelton add support f423
  12. * 2023-10-18 shelton add support f402/f405
  13. * 2024-04-12 shelton add support a403a and a423
  14. * 2024-08-30 shelton add support m412 and m416
  15. * 2024-12-18 shelton add support f455/f456 and f457
  16. */
  17. #include "drv_common.h"
  18. #include "drv_usart.h"
  19. #include "drv_config.h"
  20. #ifdef RT_USING_SERIAL
  21. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && \
  22. !defined(BSP_USING_UART3) && !defined(BSP_USING_UART4) && \
  23. !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && \
  24. !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8)
  25. #error "Please define at least one BSP_USING_UARTx"
  26. #endif
  27. enum {
  28. #ifdef BSP_USING_UART1
  29. UART1_INDEX,
  30. #endif
  31. #ifdef BSP_USING_UART2
  32. UART2_INDEX,
  33. #endif
  34. #ifdef BSP_USING_UART3
  35. UART3_INDEX,
  36. #endif
  37. #ifdef BSP_USING_UART4
  38. UART4_INDEX,
  39. #endif
  40. #ifdef BSP_USING_UART5
  41. UART5_INDEX,
  42. #endif
  43. #ifdef BSP_USING_UART6
  44. UART6_INDEX,
  45. #endif
  46. #ifdef BSP_USING_UART7
  47. UART7_INDEX,
  48. #endif
  49. #ifdef BSP_USING_UART8
  50. UART8_INDEX,
  51. #endif
  52. };
  53. static struct at32_uart uart_config[] = {
  54. #ifdef BSP_USING_UART1
  55. UART1_CONFIG,
  56. #endif
  57. #ifdef BSP_USING_UART2
  58. UART2_CONFIG,
  59. #endif
  60. #ifdef BSP_USING_UART3
  61. UART3_CONFIG,
  62. #endif
  63. #ifdef BSP_USING_UART4
  64. UART4_CONFIG,
  65. #endif
  66. #ifdef BSP_USING_UART5
  67. UART5_CONFIG,
  68. #endif
  69. #ifdef BSP_USING_UART6
  70. UART6_CONFIG,
  71. #endif
  72. #ifdef BSP_USING_UART7
  73. UART7_CONFIG,
  74. #endif
  75. #ifdef BSP_USING_UART8
  76. UART8_CONFIG,
  77. #endif
  78. };
  79. #ifdef RT_SERIAL_USING_DMA
  80. static void at32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  81. #endif
  82. static rt_err_t at32_configure(struct rt_serial_device *serial,
  83. struct serial_configure *cfg) {
  84. usart_data_bit_num_type data_bit;
  85. usart_stop_bit_num_type stop_bit;
  86. usart_parity_selection_type parity_mode;
  87. usart_hardware_flow_control_type flow_control;
  88. RT_ASSERT(serial != RT_NULL);
  89. RT_ASSERT(cfg != RT_NULL);
  90. struct at32_uart *instance = rt_container_of(serial, struct at32_uart, serial);
  91. RT_ASSERT(instance != RT_NULL);
  92. at32_msp_usart_init((void *)instance->uart_x);
  93. usart_receiver_enable(instance->uart_x, TRUE);
  94. usart_transmitter_enable(instance->uart_x, TRUE);
  95. switch (cfg->data_bits) {
  96. case DATA_BITS_8:
  97. data_bit = USART_DATA_8BITS;
  98. break;
  99. case DATA_BITS_9:
  100. data_bit = USART_DATA_9BITS;
  101. break;
  102. default:
  103. data_bit = USART_DATA_8BITS;
  104. break;
  105. }
  106. switch (cfg->stop_bits) {
  107. case STOP_BITS_1:
  108. stop_bit = USART_STOP_1_BIT;
  109. break;
  110. case STOP_BITS_2:
  111. stop_bit = USART_STOP_2_BIT;
  112. break;
  113. default:
  114. stop_bit = USART_STOP_1_BIT;
  115. break;
  116. }
  117. switch (cfg->parity) {
  118. case PARITY_NONE:
  119. parity_mode = USART_PARITY_NONE;
  120. break;
  121. case PARITY_ODD:
  122. parity_mode = USART_PARITY_ODD;
  123. break;
  124. case PARITY_EVEN:
  125. parity_mode = USART_PARITY_EVEN;
  126. break;
  127. default:
  128. parity_mode = USART_PARITY_NONE;
  129. break;
  130. }
  131. switch (cfg->flowcontrol) {
  132. case RT_SERIAL_FLOWCONTROL_NONE:
  133. flow_control = USART_HARDWARE_FLOW_NONE;
  134. break;
  135. case RT_SERIAL_FLOWCONTROL_CTSRTS:
  136. flow_control = USART_HARDWARE_FLOW_RTS_CTS;
  137. break;
  138. default:
  139. flow_control = USART_HARDWARE_FLOW_NONE;
  140. break;
  141. }
  142. #ifdef RT_SERIAL_USING_DMA
  143. if (!(serial->parent.open_flag & RT_DEVICE_OFLAG_OPEN)) {
  144. instance->last_index = 0;
  145. }
  146. #endif
  147. usart_hardware_flow_control_set(instance->uart_x, flow_control);
  148. usart_parity_selection_config(instance->uart_x, parity_mode);
  149. usart_init(instance->uart_x, cfg->baud_rate, data_bit, stop_bit);
  150. usart_enable(instance->uart_x, TRUE);
  151. return RT_EOK;
  152. }
  153. static rt_err_t at32_control(struct rt_serial_device *serial, int cmd, void *arg) {
  154. struct at32_uart *instance;
  155. #ifdef RT_SERIAL_USING_DMA
  156. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  157. #endif
  158. RT_ASSERT(serial != RT_NULL);
  159. instance = rt_container_of(serial, struct at32_uart, serial);
  160. RT_ASSERT(instance != RT_NULL);
  161. switch (cmd) {
  162. case RT_DEVICE_CTRL_CLR_INT:
  163. nvic_irq_disable(instance->irqn);
  164. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, FALSE);
  165. #ifdef RT_SERIAL_USING_DMA
  166. /* disable DMA */
  167. if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  168. {
  169. nvic_irq_disable(instance->dma_rx->dma_irqn);
  170. dma_reset(instance->dma_rx->dma_channel);
  171. }
  172. else if(ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  173. {
  174. nvic_irq_disable(instance->dma_tx->dma_irqn);
  175. dma_reset(instance->dma_tx->dma_channel);
  176. }
  177. #endif
  178. break;
  179. case RT_DEVICE_CTRL_SET_INT:
  180. nvic_irq_enable(instance->irqn, 1, 0);
  181. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, TRUE);
  182. break;
  183. #ifdef RT_SERIAL_USING_DMA
  184. case RT_DEVICE_CTRL_CONFIG:
  185. at32_dma_config(serial, ctrl_arg);
  186. break;
  187. #endif
  188. }
  189. return RT_EOK;
  190. }
  191. static int at32_putc(struct rt_serial_device *serial, char ch) {
  192. struct at32_uart *instance;
  193. RT_ASSERT(serial != RT_NULL);
  194. instance = rt_container_of(serial, struct at32_uart, serial);
  195. RT_ASSERT(instance != RT_NULL);
  196. usart_data_transmit(instance->uart_x, (uint8_t)ch);
  197. while (usart_flag_get(instance->uart_x, USART_TDC_FLAG) == RESET);
  198. return 1;
  199. }
  200. static int at32_getc(struct rt_serial_device *serial) {
  201. int ch;
  202. struct at32_uart *instance;
  203. RT_ASSERT(serial != RT_NULL);
  204. instance = rt_container_of(serial, struct at32_uart, serial);
  205. RT_ASSERT(instance != RT_NULL);
  206. ch = -1;
  207. if (usart_flag_get(instance->uart_x, USART_RDBF_FLAG) != RESET) {
  208. ch = usart_data_receive(instance->uart_x) & 0xff;
  209. }
  210. return ch;
  211. }
  212. #ifdef RT_SERIAL_USING_DMA
  213. static void _uart_dma_receive(struct at32_uart *instance, rt_uint8_t *buffer, rt_uint32_t size)
  214. {
  215. dma_channel_type* dma_channel = instance->dma_rx->dma_channel;
  216. dma_channel->dtcnt = size;
  217. dma_channel->paddr = (rt_uint32_t)&(instance->uart_x->dt);
  218. dma_channel->maddr = (rt_uint32_t)buffer;
  219. /* enable usart interrupt */
  220. usart_interrupt_enable(instance->uart_x, USART_PERR_INT, TRUE);
  221. usart_interrupt_enable(instance->uart_x, USART_IDLE_INT, TRUE);
  222. /* enable transmit complete interrupt */
  223. dma_interrupt_enable(dma_channel, DMA_FDT_INT, TRUE);
  224. /* enable dma receive */
  225. usart_dma_receiver_enable(instance->uart_x, TRUE);
  226. /* enable dma channel */
  227. dma_channel_enable(dma_channel, TRUE);
  228. }
  229. static void _uart_dma_transmit(struct at32_uart *instance, rt_uint8_t *buffer, rt_uint32_t size)
  230. {
  231. /* wait before transfer complete */
  232. while(instance->dma_tx->dma_done == RT_FALSE);
  233. dma_channel_type *dma_channel = instance->dma_tx->dma_channel;
  234. dma_channel->dtcnt = size;
  235. dma_channel->paddr = (rt_uint32_t)&(instance->uart_x->dt);
  236. dma_channel->maddr = (rt_uint32_t)buffer;
  237. /* enable transmit complete interrupt */
  238. dma_interrupt_enable(dma_channel, DMA_FDT_INT, TRUE);
  239. /* enable dma transmit */
  240. usart_dma_transmitter_enable(instance->uart_x, TRUE);
  241. /* mark dma flag */
  242. instance->dma_tx->dma_done = RT_FALSE;
  243. /* enable dma channel */
  244. dma_channel_enable(dma_channel, TRUE);
  245. }
  246. static void at32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  247. {
  248. dma_init_type dma_init_struct;
  249. dma_channel_type *dma_channel = NULL;
  250. struct rt_serial_rx_fifo *rx_fifo;
  251. struct at32_uart *instance;
  252. struct dma_config *dma_config;
  253. RT_ASSERT(serial != RT_NULL);
  254. instance = rt_container_of(serial, struct at32_uart, serial);
  255. RT_ASSERT(instance != RT_NULL);
  256. RT_ASSERT(flag == RT_DEVICE_FLAG_DMA_TX || flag == RT_DEVICE_FLAG_DMA_RX);
  257. if (RT_DEVICE_FLAG_DMA_RX == flag)
  258. {
  259. dma_channel = instance->dma_rx->dma_channel;
  260. dma_config = instance->dma_rx;
  261. }
  262. else /* RT_DEVICE_FLAG_DMA_TX == flag */
  263. {
  264. dma_channel = instance->dma_tx->dma_channel;
  265. dma_config = instance->dma_tx;
  266. }
  267. crm_periph_clock_enable(dma_config->dma_clock, TRUE);
  268. dma_default_para_init(&dma_init_struct);
  269. dma_init_struct.peripheral_inc_enable = FALSE;
  270. dma_init_struct.memory_inc_enable = TRUE;
  271. dma_init_struct.peripheral_data_width = DMA_PERIPHERAL_DATA_WIDTH_BYTE;
  272. dma_init_struct.memory_data_width = DMA_MEMORY_DATA_WIDTH_BYTE;
  273. dma_init_struct.priority = DMA_PRIORITY_MEDIUM;
  274. if (RT_DEVICE_FLAG_DMA_RX == flag)
  275. {
  276. dma_init_struct.direction = DMA_DIR_PERIPHERAL_TO_MEMORY;
  277. dma_init_struct.loop_mode_enable = TRUE;
  278. }
  279. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  280. {
  281. dma_init_struct.direction = DMA_DIR_MEMORY_TO_PERIPHERAL;
  282. dma_init_struct.loop_mode_enable = FALSE;
  283. }
  284. dma_reset(dma_channel);
  285. dma_init(dma_channel, &dma_init_struct);
  286. #if defined (SOC_SERIES_AT32F425)
  287. dma_flexible_config(dma_config->dma_x, dma_config->flex_channel, \
  288. (dma_flexible_request_type)dma_config->request_id);
  289. #endif
  290. #if defined (SOC_SERIES_AT32F435) || defined (SOC_SERIES_AT32F437) || \
  291. defined (SOC_SERIES_AT32F423) || defined (SOC_SERIES_AT32F402) || \
  292. defined (SOC_SERIES_AT32F405) || defined (SOC_SERIES_AT32A423) || \
  293. defined (SOC_SERIES_AT32M412) || defined (SOC_SERIES_AT32M416) || \
  294. defined (SOC_SERIES_AT32F455) || defined (SOC_SERIES_AT32F456) || \
  295. defined (SOC_SERIES_AT32F457)
  296. dmamux_enable(dma_config->dma_x, TRUE);
  297. dmamux_init(dma_config->dmamux_channel, (dmamux_requst_id_sel_type)dma_config->request_id);
  298. #endif
  299. /* enable interrupt */
  300. if (flag == RT_DEVICE_FLAG_DMA_RX)
  301. {
  302. rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  303. /* start dma transfer */
  304. _uart_dma_receive(instance, rx_fifo->buffer, serial->config.bufsz);
  305. }
  306. /* dma irq should set in dma tx mode */
  307. nvic_irq_enable(dma_config->dma_irqn, 0, 0);
  308. nvic_irq_enable(instance->irqn, 1, 0);
  309. }
  310. static rt_ssize_t at32_dma_transmit(struct rt_serial_device *serial, rt_uint8_t *buf, rt_size_t size, int direction)
  311. {
  312. struct at32_uart *instance;
  313. RT_ASSERT(serial != RT_NULL);
  314. instance = rt_container_of(serial, struct at32_uart, serial);
  315. RT_ASSERT(instance != RT_NULL);
  316. RT_ASSERT(buf != RT_NULL);
  317. if (size == 0)
  318. {
  319. return 0;
  320. }
  321. if (RT_SERIAL_DMA_TX == direction)
  322. {
  323. _uart_dma_transmit(instance, buf, size);
  324. }
  325. return size;
  326. }
  327. #endif
  328. static const struct rt_uart_ops at32_uart_ops = {
  329. at32_configure,
  330. at32_control,
  331. at32_putc,
  332. at32_getc,
  333. #ifdef RT_SERIAL_USING_DMA
  334. at32_dma_transmit,
  335. #endif
  336. };
  337. #ifdef RT_SERIAL_USING_DMA
  338. void dma_rx_isr(struct rt_serial_device *serial)
  339. {
  340. volatile rt_uint32_t reg_sts = 0, index = 0;
  341. rt_size_t recv_total_index, recv_len;
  342. rt_base_t level;
  343. struct at32_uart *instance;
  344. RT_ASSERT(serial != RT_NULL);
  345. instance = rt_container_of(serial, struct at32_uart, serial);
  346. RT_ASSERT(instance != RT_NULL);
  347. reg_sts = instance->dma_rx->dma_x->sts;
  348. index = instance->dma_rx->channel_index;
  349. if (((reg_sts & (DMA_FDT_FLAG << (4 * (index - 1)))) != RESET) ||
  350. ((reg_sts & (DMA_HDT_FLAG << (4 * (index - 1)))) != RESET))
  351. {
  352. /* clear dma flag */
  353. instance->dma_rx->dma_x->clr |= (rt_uint32_t)(DMA_FDT_FLAG << (4 * (index - 1))) | (DMA_HDT_FLAG << (4 * (index - 1)));
  354. level = rt_hw_interrupt_disable();
  355. recv_total_index = serial->config.bufsz - dma_data_number_get(instance->dma_rx->dma_channel);
  356. if (recv_total_index == 0)
  357. {
  358. recv_len = serial->config.bufsz - instance->last_index;
  359. }
  360. else
  361. {
  362. recv_len = recv_total_index - instance->last_index;
  363. }
  364. instance->last_index = recv_total_index;
  365. rt_hw_interrupt_enable(level);
  366. if (recv_len)
  367. {
  368. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  369. }
  370. }
  371. }
  372. void dma_tx_isr(struct rt_serial_device *serial)
  373. {
  374. volatile rt_uint32_t reg_sts = 0, index = 0;
  375. rt_size_t trans_total_index;
  376. rt_base_t level;
  377. struct at32_uart *instance;
  378. RT_ASSERT(serial != RT_NULL);
  379. instance = rt_container_of(serial, struct at32_uart, serial);
  380. RT_ASSERT(instance != RT_NULL);
  381. reg_sts = instance->dma_tx->dma_x->sts;
  382. index = instance->dma_tx->channel_index;
  383. if ((reg_sts & (DMA_FDT_FLAG << (4 * (index - 1)))) != RESET)
  384. {
  385. /* mark dma flag */
  386. instance->dma_tx->dma_done = RT_TRUE;
  387. /* clear dma flag */
  388. instance->dma_tx->dma_x->clr |= (rt_uint32_t)(DMA_FDT_FLAG << (4 * (index - 1)));
  389. /* disable dma tx channel */
  390. dma_channel_enable(instance->dma_tx->dma_channel, FALSE);
  391. level = rt_hw_interrupt_disable();
  392. trans_total_index = dma_data_number_get(instance->dma_tx->dma_channel);
  393. rt_hw_interrupt_enable(level);
  394. if (trans_total_index == 0)
  395. {
  396. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  397. }
  398. }
  399. }
  400. #endif
  401. static void usart_isr(struct rt_serial_device *serial) {
  402. struct at32_uart *instance;
  403. #ifdef RT_SERIAL_USING_DMA
  404. rt_size_t recv_total_index, recv_len;
  405. rt_base_t level;
  406. #endif
  407. RT_ASSERT(serial != RT_NULL);
  408. instance = rt_container_of(serial, struct at32_uart, serial);
  409. RT_ASSERT(instance != RT_NULL);
  410. if (usart_flag_get(instance->uart_x, USART_RDBF_FLAG) != RESET) {
  411. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  412. }
  413. #ifdef RT_SERIAL_USING_DMA
  414. else if (usart_flag_get(instance->uart_x, USART_IDLEF_FLAG) != RESET)
  415. {
  416. /* clear idle flag */
  417. usart_data_receive(instance->uart_x);
  418. level = rt_hw_interrupt_disable();
  419. recv_total_index = serial->config.bufsz - dma_data_number_get(instance->dma_rx->dma_channel);
  420. recv_len = recv_total_index - instance->last_index;
  421. instance->last_index = recv_total_index;
  422. rt_hw_interrupt_enable(level);
  423. if (recv_len)
  424. {
  425. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  426. }
  427. }
  428. #endif
  429. else
  430. {
  431. if (usart_flag_get(instance->uart_x, USART_CTSCF_FLAG) != RESET) {
  432. usart_flag_clear(instance->uart_x, USART_CTSCF_FLAG);
  433. }
  434. if (usart_flag_get(instance->uart_x, USART_BFF_FLAG) != RESET) {
  435. usart_flag_clear(instance->uart_x, USART_BFF_FLAG);
  436. }
  437. }
  438. }
  439. #ifdef BSP_USING_UART1
  440. void UART1_IRQHandler(void) {
  441. rt_interrupt_enter();
  442. usart_isr(&uart_config[UART1_INDEX].serial);
  443. rt_interrupt_leave();
  444. }
  445. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  446. void UART1_RX_DMA_IRQHandler(void)
  447. {
  448. /* enter interrupt */
  449. rt_interrupt_enter();
  450. dma_rx_isr(&uart_config[UART1_INDEX].serial);
  451. /* leave interrupt */
  452. rt_interrupt_leave();
  453. }
  454. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  455. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  456. void UART1_TX_DMA_IRQHandler(void)
  457. {
  458. /* enter interrupt */
  459. rt_interrupt_enter();
  460. dma_tx_isr(&uart_config[UART1_INDEX].serial);
  461. /* leave interrupt */
  462. rt_interrupt_leave();
  463. }
  464. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  465. #endif
  466. #ifdef BSP_USING_UART2
  467. void UART2_IRQHandler(void) {
  468. rt_interrupt_enter();
  469. usart_isr(&uart_config[UART2_INDEX].serial);
  470. rt_interrupt_leave();
  471. }
  472. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  473. void UART2_RX_DMA_IRQHandler(void)
  474. {
  475. /* enter interrupt */
  476. rt_interrupt_enter();
  477. dma_rx_isr(&uart_config[UART2_INDEX].serial);
  478. /* leave interrupt */
  479. rt_interrupt_leave();
  480. }
  481. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  482. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  483. void UART2_TX_DMA_IRQHandler(void)
  484. {
  485. /* enter interrupt */
  486. rt_interrupt_enter();
  487. dma_tx_isr(&uart_config[UART2_INDEX].serial);
  488. /* leave interrupt */
  489. rt_interrupt_leave();
  490. }
  491. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  492. #endif
  493. #ifdef BSP_USING_UART3
  494. void UART3_IRQHandler(void) {
  495. rt_interrupt_enter();
  496. usart_isr(&uart_config[UART3_INDEX].serial);
  497. rt_interrupt_leave();
  498. }
  499. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  500. void UART3_RX_DMA_IRQHandler(void)
  501. {
  502. /* enter interrupt */
  503. rt_interrupt_enter();
  504. dma_rx_isr(&uart_config[UART3_INDEX].serial);
  505. /* leave interrupt */
  506. rt_interrupt_leave();
  507. }
  508. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA) */
  509. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  510. void UART3_TX_DMA_IRQHandler(void)
  511. {
  512. /* enter interrupt */
  513. rt_interrupt_enter();
  514. dma_tx_isr(&uart_config[UART3_INDEX].serial);
  515. /* leave interrupt */
  516. rt_interrupt_leave();
  517. }
  518. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA) */
  519. #endif
  520. #ifdef BSP_USING_UART4
  521. void UART4_IRQHandler(void) {
  522. rt_interrupt_enter();
  523. usart_isr(&uart_config[UART4_INDEX].serial);
  524. rt_interrupt_leave();
  525. }
  526. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  527. void UART4_RX_DMA_IRQHandler(void)
  528. {
  529. /* enter interrupt */
  530. rt_interrupt_enter();
  531. dma_rx_isr(&uart_config[UART4_INDEX].serial);
  532. /* leave interrupt */
  533. rt_interrupt_leave();
  534. }
  535. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA) */
  536. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  537. void UART4_TX_DMA_IRQHandler(void)
  538. {
  539. /* enter interrupt */
  540. rt_interrupt_enter();
  541. dma_tx_isr(&uart_config[UART4_INDEX].serial);
  542. /* leave interrupt */
  543. rt_interrupt_leave();
  544. }
  545. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART14_TX_USING_DMA) */
  546. #endif
  547. #ifdef BSP_USING_UART5
  548. void UART5_IRQHandler(void) {
  549. rt_interrupt_enter();
  550. usart_isr(&uart_config[UART5_INDEX].serial);
  551. rt_interrupt_leave();
  552. }
  553. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  554. void UART5_RX_DMA_IRQHandler(void)
  555. {
  556. /* enter interrupt */
  557. rt_interrupt_enter();
  558. dma_rx_isr(&uart_config[UART5_INDEX].serial);
  559. /* leave interrupt */
  560. rt_interrupt_leave();
  561. }
  562. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  563. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  564. void UART5_TX_DMA_IRQHandler(void)
  565. {
  566. /* enter interrupt */
  567. rt_interrupt_enter();
  568. dma_tx_isr(&uart_config[UART5_INDEX].serial);
  569. /* leave interrupt */
  570. rt_interrupt_leave();
  571. }
  572. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  573. #endif
  574. #ifdef BSP_USING_UART6
  575. void UART6_IRQHandler(void) {
  576. rt_interrupt_enter();
  577. usart_isr(&uart_config[UART6_INDEX].serial);
  578. rt_interrupt_leave();
  579. }
  580. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  581. void UART6_RX_DMA_IRQHandler(void)
  582. {
  583. /* enter interrupt */
  584. rt_interrupt_enter();
  585. dma_rx_isr(&uart_config[UART6_INDEX].serial);
  586. /* leave interrupt */
  587. rt_interrupt_leave();
  588. }
  589. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  590. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  591. void UART6_TX_DMA_IRQHandler(void)
  592. {
  593. /* enter interrupt */
  594. rt_interrupt_enter();
  595. dma_tx_isr(&uart_config[UART6_INDEX].serial);
  596. /* leave interrupt */
  597. rt_interrupt_leave();
  598. }
  599. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  600. #endif
  601. #ifdef BSP_USING_UART7
  602. void UART7_IRQHandler(void) {
  603. rt_interrupt_enter();
  604. usart_isr(&uart_config[UART7_INDEX].serial);
  605. rt_interrupt_leave();
  606. }
  607. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  608. void UART7_RX_DMA_IRQHandler(void)
  609. {
  610. /* enter interrupt */
  611. rt_interrupt_enter();
  612. dma_rx_isr(&uart_config[UART7_INDEX].serial);
  613. /* leave interrupt */
  614. rt_interrupt_leave();
  615. }
  616. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  617. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  618. void UART7_TX_DMA_IRQHandler(void)
  619. {
  620. /* enter interrupt */
  621. rt_interrupt_enter();
  622. dma_tx_isr(&uart_config[UART7_INDEX].serial);
  623. /* leave interrupt */
  624. rt_interrupt_leave();
  625. }
  626. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  627. #endif
  628. #ifdef BSP_USING_UART8
  629. void UART8_IRQHandler(void) {
  630. rt_interrupt_enter();
  631. usart_isr(&uart_config[UART8_INDEX].serial);
  632. rt_interrupt_leave();
  633. }
  634. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  635. void UART8_RX_DMA_IRQHandler(void)
  636. {
  637. /* enter interrupt */
  638. rt_interrupt_enter();
  639. dma_rx_isr(&uart_config[UART8_INDEX].serial);
  640. /* leave interrupt */
  641. rt_interrupt_leave();
  642. }
  643. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  644. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  645. void UART8_TX_DMA_IRQHandler(void)
  646. {
  647. /* enter interrupt */
  648. rt_interrupt_enter();
  649. dma_tx_isr(&uart_config[UART8_INDEX].serial);
  650. /* leave interrupt */
  651. rt_interrupt_leave();
  652. }
  653. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  654. #endif
  655. #if defined (SOC_SERIES_AT32F421)
  656. void UART1_TX_RX_DMA_IRQHandler(void)
  657. {
  658. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  659. UART1_TX_DMA_IRQHandler();
  660. #endif
  661. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  662. UART1_RX_DMA_IRQHandler();
  663. #endif
  664. }
  665. void UART2_TX_RX_DMA_IRQHandler(void)
  666. {
  667. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  668. UART2_TX_DMA_IRQHandler();
  669. #endif
  670. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  671. UART2_RX_DMA_IRQHandler();
  672. #endif
  673. }
  674. #endif
  675. #if defined (SOC_SERIES_AT32F425)
  676. #if defined(BSP_USING_UART3) || defined(BSP_USING_UART4)
  677. void USART4_3_IRQHandler(void)
  678. {
  679. #if defined(BSP_USING_UART3)
  680. UART3_IRQHandler();
  681. #endif
  682. #if defined(BSP_USING_UART4)
  683. UART4_IRQHandler();
  684. #endif
  685. }
  686. #endif
  687. void UART1_TX_RX_DMA_IRQHandler(void)
  688. {
  689. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  690. UART1_TX_DMA_IRQHandler();
  691. #endif
  692. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  693. UART1_RX_DMA_IRQHandler();
  694. #endif
  695. }
  696. void UART3_2_TX_RX_DMA_IRQHandler(void)
  697. {
  698. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  699. UART2_TX_DMA_IRQHandler();
  700. #endif
  701. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  702. UART2_RX_DMA_IRQHandler();
  703. #endif
  704. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  705. UART3_TX_DMA_IRQHandler();
  706. #endif
  707. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  708. UART3_RX_DMA_IRQHandler();
  709. #endif
  710. }
  711. #endif
  712. #if defined (RT_SERIAL_USING_DMA)
  713. static void _dma_base_channel_check(struct at32_uart *instance)
  714. {
  715. dma_channel_type *rx_channel = instance->dma_rx->dma_channel;
  716. dma_channel_type *tx_channel = instance->dma_tx->dma_channel;
  717. instance->dma_rx->dma_done = RT_TRUE;
  718. instance->dma_rx->dma_x = (dma_type *)((rt_uint32_t)rx_channel & ~0xFF);
  719. instance->dma_rx->channel_index = ((((rt_uint32_t)rx_channel & 0xFF) - 8) / 0x14) + 1;
  720. instance->dma_tx->dma_done = RT_TRUE;
  721. instance->dma_tx->dma_x = (dma_type *)((rt_uint32_t)tx_channel & ~0xFF);
  722. instance->dma_tx->channel_index = ((((rt_uint32_t)tx_channel & 0xFF) - 8) / 0x14) + 1;
  723. }
  724. #endif
  725. static void at32_uart_get_dma_config(void)
  726. {
  727. #ifdef BSP_USING_UART1
  728. uart_config[UART1_INDEX].uart_dma_flag = 0;
  729. #ifdef BSP_UART1_RX_USING_DMA
  730. uart_config[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  731. static struct dma_config uart1_dma_rx = UART1_RX_DMA_CONFIG;
  732. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  733. #endif
  734. #ifdef BSP_UART1_TX_USING_DMA
  735. uart_config[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  736. static struct dma_config uart1_dma_tx = UART1_TX_DMA_CONFIG;
  737. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  738. #endif
  739. #endif
  740. #ifdef BSP_USING_UART2
  741. uart_config[UART2_INDEX].uart_dma_flag = 0;
  742. #ifdef BSP_UART2_RX_USING_DMA
  743. uart_config[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  744. static struct dma_config uart2_dma_rx = UART2_RX_DMA_CONFIG;
  745. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  746. #endif
  747. #ifdef BSP_UART2_TX_USING_DMA
  748. uart_config[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  749. static struct dma_config uart2_dma_tx = UART2_TX_DMA_CONFIG;
  750. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  751. #endif
  752. #endif
  753. #ifdef BSP_USING_UART3
  754. uart_config[UART3_INDEX].uart_dma_flag = 0;
  755. #ifdef BSP_UART3_RX_USING_DMA
  756. uart_config[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  757. static struct dma_config uart3_dma_rx = UART3_RX_DMA_CONFIG;
  758. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  759. #endif
  760. #ifdef BSP_UART3_TX_USING_DMA
  761. uart_config[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  762. static struct dma_config uart3_dma_tx = UART3_TX_DMA_CONFIG;
  763. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  764. #endif
  765. #endif
  766. #ifdef BSP_USING_UART4
  767. uart_config[UART4_INDEX].uart_dma_flag = 0;
  768. #ifdef BSP_UART4_RX_USING_DMA
  769. uart_config[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  770. static struct dma_config uart4_dma_rx = UART4_RX_DMA_CONFIG;
  771. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  772. #endif
  773. #ifdef BSP_UART4_TX_USING_DMA
  774. uart_config[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  775. static struct dma_config uart4_dma_tx = UART4_TX_DMA_CONFIG;
  776. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  777. #endif
  778. #endif
  779. #ifdef BSP_USING_UART5
  780. uart_config[UART5_INDEX].uart_dma_flag = 0;
  781. #ifdef BSP_UART5_RX_USING_DMA
  782. uart_config[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  783. static struct dma_config uart5_dma_rx = UART5_RX_DMA_CONFIG;
  784. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  785. #endif
  786. #ifdef BSP_UART5_TX_USING_DMA
  787. uart_config[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  788. static struct dma_config uart5_dma_tx = UART5_TX_DMA_CONFIG;
  789. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  790. #endif
  791. #endif
  792. #ifdef BSP_USING_UART6
  793. uart_config[UART6_INDEX].uart_dma_flag = 0;
  794. #ifdef BSP_UART6_RX_USING_DMA
  795. uart_config[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  796. static struct dma_config uart6_dma_rx = UART6_RX_DMA_CONFIG;
  797. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  798. #endif
  799. #ifdef BSP_UART6_TX_USING_DMA
  800. uart_config[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  801. static struct dma_config uart6_dma_tx = UART6_TX_DMA_CONFIG;
  802. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  803. #endif
  804. #endif
  805. #ifdef BSP_USING_UART7
  806. uart_config[UART7_INDEX].uart_dma_flag = 0;
  807. #ifdef BSP_UART7_RX_USING_DMA
  808. uart_config[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  809. static struct dma_config uart7_dma_rx = UART7_RX_DMA_CONFIG;
  810. uart_config[UART7_INDEX].dma_rx = &uart7_dma_rx;
  811. #endif
  812. #ifdef BSP_UART7_TX_USING_DMA
  813. uart_config[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  814. static struct dma_config uart7_dma_tx = UART7_TX_DMA_CONFIG;
  815. uart_config[UART7_INDEX].dma_tx = &uart7_dma_tx;
  816. #endif
  817. #endif
  818. #ifdef BSP_USING_UART8
  819. uart_config[UART8_INDEX].uart_dma_flag = 0;
  820. #ifdef BSP_UART8_RX_USING_DMA
  821. uart_config[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  822. static struct dma_config uart8_dma_rx = UART8_RX_DMA_CONFIG;
  823. uart_config[UART8_INDEX].dma_rx = &uart8_dma_rx;
  824. #endif
  825. #ifdef BSP_UART8_TX_USING_DMA
  826. uart_config[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  827. static struct dma_config uart8_dma_tx = UART8_TX_DMA_CONFIG;
  828. uart_config[UART8_INDEX].dma_tx = &uart8_dma_tx;
  829. #endif
  830. #endif
  831. }
  832. int rt_hw_usart_init(void) {
  833. rt_size_t obj_num;
  834. int index;
  835. obj_num = sizeof(uart_config) / sizeof(struct at32_uart);
  836. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  837. rt_err_t result = 0;
  838. at32_uart_get_dma_config();
  839. for (index = 0; index < obj_num; index++) {
  840. uart_config[index].serial.ops = &at32_uart_ops;
  841. uart_config[index].serial.config = config;
  842. #if defined (RT_SERIAL_USING_DMA)
  843. /* search dma base and channel index */
  844. _dma_base_channel_check(&uart_config[index]);
  845. #endif
  846. /* register uart device */
  847. result = rt_hw_serial_register(&uart_config[index].serial,
  848. uart_config[index].name,
  849. RT_DEVICE_FLAG_RDWR |
  850. RT_DEVICE_FLAG_INT_RX |
  851. uart_config[index].uart_dma_flag ,
  852. &uart_config[index]);
  853. RT_ASSERT(result == RT_EOK);
  854. }
  855. return result;
  856. }
  857. #endif /* BSP_USING_SERIAL */