drv_usart_v2.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073
  1. /*
  2. * Copyright (C) 2022-2024, Xiaohua Semiconductor Co., Ltd.
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-04-28 CDT first version
  9. * 2024-02-06 CDT support HC32F448
  10. * 2024-04-15 CDT support HC32F472
  11. * 2025-07-16 CDT Support HC32F334
  12. */
  13. /*******************************************************************************
  14. * Include files
  15. ******************************************************************************/
  16. #include <rtdevice.h>
  17. #include <rthw.h>
  18. #ifdef RT_USING_SERIAL_V2
  19. #if defined (BSP_USING_UART1) || defined (BSP_USING_UART2) || defined (BSP_USING_UART3) || \
  20. defined (BSP_USING_UART4) || defined (BSP_USING_UART5) || defined (BSP_USING_UART6) || \
  21. defined (BSP_USING_UART7) || defined (BSP_USING_UART8) || defined (BSP_USING_UART9) || \
  22. defined (BSP_USING_UART10)
  23. #include "drv_usart_v2.h"
  24. #include "board_config.h"
  25. /*******************************************************************************
  26. * Local type definitions ('typedef')
  27. ******************************************************************************/
  28. /*******************************************************************************
  29. * Local pre-processor symbols/macros ('#define')
  30. ******************************************************************************/
  31. #define DMA_CH_REG(reg_base, ch) \
  32. (*(volatile uint32_t *)((uint32_t)(&(reg_base)) + ((ch) * 0x40UL)))
  33. #define DMA_TRANS_SET_CNT(unit, ch) \
  34. (READ_REG32(DMA_CH_REG((unit)->DTCTL0,(ch))) >> DMA_DTCTL_CNT_POS)
  35. #define DMA_TRANS_CNT(unit, ch) \
  36. (READ_REG32(DMA_CH_REG((unit)->MONDTCTL0, (ch))) >> DMA_DTCTL_CNT_POS)
  37. #define UART_BAUDRATE_ERR_MAX (0.025F)
  38. #if defined (HC32F460)
  39. #define FCG_USART_CLK FCG_Fcg1PeriphClockCmd
  40. #elif defined (HC32F4A0) || defined (HC32F448) || defined (HC32F472) || defined (HC32F4A8) || defined (HC32F334)
  41. #define FCG_USART_CLK FCG_Fcg3PeriphClockCmd
  42. #endif
  43. #define FCG_TMR0_CLK FCG_Fcg2PeriphClockCmd
  44. #define FCG_DMA_CLK FCG_Fcg0PeriphClockCmd
  45. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F472)
  46. #define USART_MAX_CLK_DIV USART_CLK_DIV64
  47. #elif defined (HC32F448) || defined (HC32F4A8) || defined (HC32F334)
  48. #define USART_MAX_CLK_DIV USART_CLK_DIV1024
  49. #endif
  50. /*******************************************************************************
  51. * Global variable definitions (declared in header file with 'extern')
  52. ******************************************************************************/
  53. extern rt_err_t rt_hw_board_uart_init(CM_USART_TypeDef *USARTx);
  54. /*******************************************************************************
  55. * Local function prototypes ('static')
  56. ******************************************************************************/
  57. #ifdef RT_SERIAL_USING_DMA
  58. static void hc32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  59. #endif
  60. /*******************************************************************************
  61. * Local variable definitions ('static')
  62. ******************************************************************************/
  63. enum
  64. {
  65. #ifdef BSP_USING_UART1
  66. UART1_INDEX,
  67. #endif
  68. #ifdef BSP_USING_UART2
  69. UART2_INDEX,
  70. #endif
  71. #ifdef BSP_USING_UART3
  72. UART3_INDEX,
  73. #endif
  74. #ifdef BSP_USING_UART4
  75. UART4_INDEX,
  76. #endif
  77. #ifdef BSP_USING_UART5
  78. UART5_INDEX,
  79. #endif
  80. #ifdef BSP_USING_UART6
  81. UART6_INDEX,
  82. #endif
  83. #ifdef BSP_USING_UART7
  84. UART7_INDEX,
  85. #endif
  86. #ifdef BSP_USING_UART8
  87. UART8_INDEX,
  88. #endif
  89. #ifdef BSP_USING_UART9
  90. UART9_INDEX,
  91. #endif
  92. #ifdef BSP_USING_UART10
  93. UART10_INDEX,
  94. #endif
  95. };
  96. static struct hc32_uart_config uart_config[] =
  97. {
  98. #ifdef BSP_USING_UART1
  99. UART1_CONFIG,
  100. #endif
  101. #ifdef BSP_USING_UART2
  102. UART2_CONFIG,
  103. #endif
  104. #ifdef BSP_USING_UART3
  105. UART3_CONFIG,
  106. #endif
  107. #ifdef BSP_USING_UART4
  108. UART4_CONFIG,
  109. #endif
  110. #ifdef BSP_USING_UART5
  111. UART5_CONFIG,
  112. #endif
  113. #ifdef BSP_USING_UART6
  114. UART6_CONFIG,
  115. #endif
  116. #ifdef BSP_USING_UART7
  117. UART7_CONFIG,
  118. #endif
  119. #ifdef BSP_USING_UART8
  120. UART8_CONFIG,
  121. #endif
  122. #ifdef BSP_USING_UART9
  123. UART9_CONFIG,
  124. #endif
  125. #ifdef BSP_USING_UART10
  126. UART10_CONFIG,
  127. #endif
  128. };
  129. static struct hc32_uart uart_obj[sizeof(uart_config) / sizeof(uart_config[0])] = {0};
  130. /*******************************************************************************
  131. * Function implementation - global ('extern') and local ('static')
  132. ******************************************************************************/
  133. static rt_err_t hc32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  134. {
  135. struct hc32_uart *uart;
  136. stc_usart_uart_init_t uart_init;
  137. RT_ASSERT(RT_NULL != cfg);
  138. RT_ASSERT(RT_NULL != serial);
  139. uart = rt_container_of(serial, struct hc32_uart, serial);
  140. USART_UART_StructInit(&uart_init);
  141. uart_init.u32OverSampleBit = USART_OVER_SAMPLE_8BIT;
  142. uart_init.u32Baudrate = cfg->baud_rate;
  143. uart_init.u32ClockSrc = USART_CLK_SRC_INTERNCLK;
  144. #if defined (HC32F4A0)
  145. if ((CM_USART1 == uart->config->Instance) || (CM_USART2 == uart->config->Instance) || \
  146. (CM_USART6 == uart->config->Instance) || (CM_USART7 == uart->config->Instance))
  147. #elif defined (HC32F460) || defined (HC32F334)
  148. if ((CM_USART1 == uart->config->Instance) || (CM_USART2 == uart->config->Instance) || \
  149. (CM_USART3 == uart->config->Instance) || (CM_USART4 == uart->config->Instance))
  150. #elif defined (HC32F448) || defined (HC32F472)
  151. if ((CM_USART1 == uart->config->Instance) || (CM_USART2 == uart->config->Instance) || \
  152. (CM_USART4 == uart->config->Instance) || (CM_USART5 == uart->config->Instance))
  153. #endif
  154. {
  155. uart_init.u32CKOutput = USART_CK_OUTPUT_ENABLE;
  156. }
  157. switch (cfg->data_bits)
  158. {
  159. case DATA_BITS_8:
  160. uart_init.u32DataWidth = USART_DATA_WIDTH_8BIT;
  161. break;
  162. case DATA_BITS_9:
  163. uart_init.u32DataWidth = USART_DATA_WIDTH_9BIT;
  164. break;
  165. default:
  166. uart_init.u32DataWidth = USART_DATA_WIDTH_8BIT;
  167. break;
  168. }
  169. switch (cfg->stop_bits)
  170. {
  171. case STOP_BITS_1:
  172. uart_init.u32StopBit = USART_STOPBIT_1BIT;
  173. break;
  174. case STOP_BITS_2:
  175. uart_init.u32StopBit = USART_STOPBIT_2BIT;
  176. break;
  177. default:
  178. uart_init.u32StopBit = USART_STOPBIT_1BIT;
  179. break;
  180. }
  181. switch (cfg->parity)
  182. {
  183. case PARITY_NONE:
  184. uart_init.u32Parity = USART_PARITY_NONE;
  185. break;
  186. case PARITY_EVEN:
  187. uart_init.u32Parity = USART_PARITY_EVEN;
  188. break;
  189. case PARITY_ODD:
  190. uart_init.u32Parity = USART_PARITY_ODD;
  191. break;
  192. default:
  193. uart_init.u32Parity = USART_PARITY_NONE;
  194. break;
  195. }
  196. if (BIT_ORDER_LSB == cfg->bit_order)
  197. {
  198. uart_init.u32FirstBit = USART_FIRST_BIT_LSB;
  199. }
  200. else
  201. {
  202. uart_init.u32FirstBit = USART_FIRST_BIT_MSB;
  203. }
  204. #if defined (HC32F4A0) || defined (HC32F448) || defined (HC32F472) || defined (HC32F4A8) || defined (HC32F334)
  205. switch (cfg->flowcontrol)
  206. {
  207. case RT_SERIAL_FLOWCONTROL_NONE:
  208. uart_init.u32HWFlowControl = USART_HW_FLOWCTRL_NONE;
  209. break;
  210. case RT_SERIAL_FLOWCONTROL_CTSRTS:
  211. uart_init.u32HWFlowControl = USART_HW_FLOWCTRL_RTS_CTS;
  212. break;
  213. default:
  214. uart_init.u32HWFlowControl = USART_HW_FLOWCTRL_NONE;
  215. break;
  216. }
  217. #endif
  218. #ifdef RT_SERIAL_USING_DMA
  219. uart->dma_rx_remaining_cnt = (serial->config.dma_ping_bufsz <= 1UL) ? serial->config.dma_ping_bufsz : serial->config.dma_ping_bufsz / 2UL;
  220. #endif
  221. /* Enable USART clock */
  222. FCG_USART_CLK(uart->config->clock, ENABLE);
  223. if (RT_EOK != rt_hw_board_uart_init(uart->config->Instance))
  224. {
  225. return -RT_ERROR;
  226. }
  227. /* Configure UART */
  228. uint32_t u32Div;
  229. float32_t f32Error;
  230. int32_t i32Ret = LL_ERR;
  231. USART_DeInit(uart->config->Instance);
  232. USART_UART_Init(uart->config->Instance, &uart_init, NULL);
  233. for (u32Div = 0UL; u32Div <= USART_MAX_CLK_DIV; u32Div++)
  234. {
  235. #if defined (HC32F448) || defined (HC32F4A8) || defined (HC32F334)
  236. if (u32Div == (USART_CLK_DIV64 + 1U))
  237. {
  238. u32Div = USART_CLK_DIV128;
  239. }
  240. #endif
  241. USART_SetClockDiv(uart->config->Instance, u32Div);
  242. if ((LL_OK == USART_SetBaudrate(uart->config->Instance, uart_init.u32Baudrate, &f32Error)) &&
  243. ((-UART_BAUDRATE_ERR_MAX <= f32Error) && (f32Error <= UART_BAUDRATE_ERR_MAX)))
  244. {
  245. i32Ret = LL_OK;
  246. break;
  247. }
  248. }
  249. if (i32Ret != LL_OK)
  250. {
  251. return -RT_ERROR;
  252. }
  253. /* Enable error interrupt */
  254. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  255. NVIC_EnableIRQ(uart->config->rxerr_irq.irq_config.irq_num);
  256. #elif defined (HC32F448) || defined (HC32F472) || defined (HC32F334)
  257. INTC_IntSrcCmd(uart->config->tx_int_src, ENABLE);
  258. INTC_IntSrcCmd(uart->config->rx_int_src, DISABLE);
  259. INTC_IntSrcCmd(uart->config->rxerr_int_src, ENABLE);
  260. NVIC_EnableIRQ(uart->config->irq_num);
  261. INTC_IntSrcCmd(uart->config->tc_irq.irq_config.int_src, ENABLE);
  262. #endif
  263. USART_FuncCmd(uart->config->Instance, USART_TX | USART_RX | USART_INT_RX, ENABLE);
  264. return RT_EOK;
  265. }
  266. static rt_err_t hc32_control(struct rt_serial_device *serial, int cmd, void *arg)
  267. {
  268. struct hc32_uart *uart;
  269. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  270. RT_ASSERT(RT_NULL != serial);
  271. uart = rt_container_of(serial, struct hc32_uart, serial);
  272. RT_ASSERT(RT_NULL != uart->config->Instance);
  273. if (ctrl_arg & (RT_DEVICE_FLAG_RX_BLOCKING | RT_DEVICE_FLAG_RX_NON_BLOCKING))
  274. {
  275. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_RX)
  276. {
  277. ctrl_arg = RT_DEVICE_FLAG_DMA_RX;
  278. }
  279. else
  280. {
  281. ctrl_arg = RT_DEVICE_FLAG_INT_RX;
  282. }
  283. }
  284. else if (ctrl_arg & (RT_DEVICE_FLAG_TX_BLOCKING | RT_DEVICE_FLAG_TX_NON_BLOCKING))
  285. {
  286. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  287. {
  288. ctrl_arg = RT_DEVICE_FLAG_DMA_TX;
  289. }
  290. else
  291. {
  292. ctrl_arg = RT_DEVICE_FLAG_INT_TX;
  293. }
  294. }
  295. switch (cmd)
  296. {
  297. /* Disable interrupt */
  298. case RT_DEVICE_CTRL_CLR_INT:
  299. if (RT_DEVICE_FLAG_INT_RX == ctrl_arg)
  300. {
  301. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  302. NVIC_DisableIRQ(uart->config->rx_irq.irq_config.irq_num);
  303. INTC_IrqSignOut(uart->config->rx_irq.irq_config.irq_num);
  304. #elif defined (HC32F448) || defined (HC32F472) || defined (HC32F334)
  305. INTC_IntSrcCmd(uart->config->rx_int_src, DISABLE);
  306. #endif
  307. }
  308. else if (RT_DEVICE_FLAG_INT_TX == ctrl_arg)
  309. {
  310. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  311. NVIC_DisableIRQ(uart->config->tx_irq.irq_config.irq_num);
  312. NVIC_DisableIRQ(uart->config->tc_irq.irq_config.irq_num);
  313. USART_FuncCmd(uart->config->Instance, (USART_INT_TX_EMPTY | USART_INT_TX_CPLT), DISABLE);
  314. INTC_IrqSignOut(uart->config->tx_irq.irq_config.irq_num);
  315. INTC_IrqSignOut(uart->config->tc_irq.irq_config.irq_num);
  316. #elif defined (HC32F448) || defined (HC32F472) || defined (HC32F334)
  317. NVIC_DisableIRQ(uart->config->tc_irq.irq_config.irq_num);
  318. INTC_IrqSignOut(uart->config->tc_irq.irq_config.irq_num);
  319. USART_FuncCmd(uart->config->Instance, (USART_INT_TX_EMPTY | USART_INT_TX_CPLT), DISABLE);
  320. #endif
  321. }
  322. #ifdef RT_SERIAL_USING_DMA
  323. else if (RT_DEVICE_FLAG_DMA_RX == ctrl_arg)
  324. {
  325. NVIC_DisableIRQ(uart->config->dma_rx->irq_config.irq_num);
  326. }
  327. else if (RT_DEVICE_FLAG_DMA_TX == ctrl_arg)
  328. {
  329. USART_FuncCmd(uart->config->Instance, USART_INT_TX_CPLT, DISABLE);
  330. NVIC_DisableIRQ(uart->config->dma_tx->irq_config.irq_num);
  331. }
  332. #endif
  333. break;
  334. /* Enable interrupt */
  335. case RT_DEVICE_CTRL_SET_INT:
  336. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  337. if (RT_DEVICE_FLAG_INT_RX == ctrl_arg)
  338. {
  339. hc32_install_irq_handler(&uart->config->rx_irq.irq_config, uart->config->rx_irq.irq_callback, RT_TRUE);
  340. USART_FuncCmd(uart->config->Instance, USART_INT_RX, ENABLE);
  341. }
  342. else if (RT_DEVICE_FLAG_INT_TX == ctrl_arg)
  343. {
  344. INTC_IrqSignOut(uart->config->tx_irq.irq_config.irq_num);
  345. INTC_IrqSignOut(uart->config->tc_irq.irq_config.irq_num);
  346. hc32_install_irq_handler(&uart->config->tx_irq.irq_config, uart->config->tx_irq.irq_callback, RT_TRUE);
  347. hc32_install_irq_handler(&uart->config->tc_irq.irq_config, uart->config->tc_irq.irq_callback, RT_TRUE);
  348. USART_FuncCmd(uart->config->Instance, USART_TX, DISABLE);
  349. USART_FuncCmd(uart->config->Instance, USART_TX | USART_INT_TX_EMPTY, ENABLE);
  350. }
  351. #elif defined (HC32F448) || defined (HC32F472) || defined (HC32F334)
  352. /* NVIC config */
  353. if (RT_DEVICE_FLAG_INT_RX == ctrl_arg)
  354. {
  355. /* intsrc enable */
  356. INTC_IntSrcCmd(uart->config->rx_int_src, ENABLE);
  357. USART_FuncCmd(uart->config->Instance, USART_INT_RX, ENABLE);
  358. }
  359. else if (RT_DEVICE_FLAG_INT_TX == ctrl_arg)
  360. {
  361. NVIC_ClearPendingIRQ(uart->config->tc_irq.irq_config.irq_num);
  362. NVIC_EnableIRQ(uart->config->tc_irq.irq_config.irq_num);
  363. USART_FuncCmd(uart->config->Instance, USART_TX | USART_INT_TX_EMPTY, ENABLE);
  364. }
  365. #endif
  366. break;
  367. case RT_DEVICE_CTRL_CONFIG:
  368. if (ctrl_arg & (RT_DEVICE_FLAG_DMA_RX | RT_DEVICE_FLAG_DMA_TX))
  369. {
  370. #ifdef RT_SERIAL_USING_DMA
  371. hc32_dma_config(serial, ctrl_arg);
  372. #endif
  373. }
  374. else
  375. {
  376. hc32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)ctrl_arg);
  377. }
  378. break;
  379. case RT_DEVICE_CHECK_OPTMODE:
  380. if (ctrl_arg & RT_DEVICE_FLAG_DMA_TX)
  381. {
  382. return RT_SERIAL_TX_BLOCKING_NO_BUFFER;
  383. }
  384. else
  385. {
  386. return RT_SERIAL_TX_BLOCKING_BUFFER;
  387. }
  388. case RT_DEVICE_CTRL_CLOSE:
  389. USART_DeInit(uart->config->Instance);
  390. break;
  391. }
  392. return RT_EOK;
  393. }
  394. static int hc32_putc(struct rt_serial_device *serial, char c)
  395. {
  396. struct hc32_uart *uart;
  397. RT_ASSERT(RT_NULL != serial);
  398. uart = rt_container_of(serial, struct hc32_uart, serial);
  399. RT_ASSERT(RT_NULL != uart->config->Instance);
  400. /* Polling mode. */
  401. while (USART_GetStatus(uart->config->Instance, USART_FLAG_TX_CPLT) != SET);
  402. USART_WriteData(uart->config->Instance, c);
  403. return 1;
  404. }
  405. static int hc32_getc(struct rt_serial_device *serial)
  406. {
  407. int ch = -1;
  408. struct hc32_uart *uart;
  409. RT_ASSERT(RT_NULL != serial);
  410. uart = rt_container_of(serial, struct hc32_uart, serial);
  411. RT_ASSERT(RT_NULL != uart->config->Instance);
  412. if (SET == USART_GetStatus(uart->config->Instance, USART_FLAG_RX_FULL))
  413. {
  414. ch = (rt_uint8_t)USART_ReadData(uart->config->Instance);
  415. }
  416. return ch;
  417. }
  418. static rt_ssize_t hc32_transmit(struct rt_serial_device *serial,
  419. rt_uint8_t *buf,
  420. rt_size_t size,
  421. rt_uint32_t tx_flag)
  422. {
  423. struct hc32_uart *uart;
  424. #ifdef RT_SERIAL_USING_DMA
  425. struct dma_config *uart_dma;
  426. #endif
  427. RT_ASSERT(RT_NULL != serial);
  428. RT_ASSERT(RT_NULL != buf);
  429. if (0 == size)
  430. {
  431. return 0;
  432. }
  433. uart = rt_container_of(serial, struct hc32_uart, serial);
  434. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  435. {
  436. #ifdef RT_SERIAL_USING_DMA
  437. uart_dma = uart->config->dma_tx;
  438. if (RESET == USART_GetStatus(uart->config->Instance, USART_FLAG_TX_CPLT))
  439. {
  440. RT_ASSERT(0);
  441. }
  442. DMA_SetSrcAddr(uart_dma->Instance, uart_dma->channel, (uint32_t)buf);
  443. DMA_SetTransCount(uart_dma->Instance, uart_dma->channel, size);
  444. DMA_ChCmd(uart_dma->Instance, uart_dma->channel, ENABLE);
  445. USART_FuncCmd(uart->config->Instance, USART_TX, DISABLE);
  446. USART_FuncCmd(uart->config->Instance, USART_TX, ENABLE);
  447. USART_FuncCmd(uart->config->Instance, USART_INT_TX_CPLT, ENABLE);
  448. return size;
  449. #endif
  450. }
  451. hc32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)tx_flag);
  452. return size;
  453. }
  454. static void hc32_uart_rx_irq_handler(struct hc32_uart *uart)
  455. {
  456. RT_ASSERT(RT_NULL != uart);
  457. struct rt_serial_device *serial = &uart->serial;
  458. char chr = USART_ReadData(uart->config->Instance);
  459. rt_hw_serial_control_isr(serial, RT_HW_SERIAL_CTRL_PUTC, &chr);
  460. rt_hw_serial_isr(&uart->serial, RT_SERIAL_EVENT_RX_IND);
  461. }
  462. static void hc32_uart_tx_irq_handler(struct hc32_uart *uart)
  463. {
  464. RT_ASSERT(RT_NULL != uart);
  465. struct rt_serial_device *serial = &uart->serial;
  466. rt_uint8_t put_char = 0;
  467. if (rt_hw_serial_control_isr(serial, RT_HW_SERIAL_CTRL_GETC, &put_char) == RT_EOK)
  468. {
  469. USART_WriteData(uart->config->Instance, put_char);
  470. }
  471. else
  472. {
  473. USART_FuncCmd(uart->config->Instance, USART_INT_TX_EMPTY, DISABLE);
  474. USART_FuncCmd(uart->config->Instance, USART_INT_TX_CPLT, ENABLE);
  475. }
  476. }
  477. static void hc32_uart_rxerr_irq_handler(struct hc32_uart *uart)
  478. {
  479. RT_ASSERT(RT_NULL != uart);
  480. RT_ASSERT(RT_NULL != uart->config->Instance);
  481. if (SET == USART_GetStatus(uart->config->Instance, (USART_FLAG_OVERRUN | USART_FLAG_PARITY_ERR | USART_FLAG_FRAME_ERR)))
  482. {
  483. USART_ReadData(uart->config->Instance);
  484. }
  485. USART_ClearStatus(uart->config->Instance, (USART_FLAG_PARITY_ERR | USART_FLAG_FRAME_ERR | USART_FLAG_OVERRUN));
  486. }
  487. static void hc32_uart_tc_irq_handler(struct hc32_uart *uart)
  488. {
  489. RT_ASSERT(RT_NULL != uart);
  490. USART_FuncCmd(uart->config->Instance, (USART_TX | USART_INT_TX_CPLT), DISABLE);
  491. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  492. {
  493. #ifdef RT_SERIAL_USING_DMA
  494. DMA_ClearTransCompleteStatus(uart->config->dma_tx->Instance, (DMA_FLAG_TC_CH0 | DMA_FLAG_BTC_CH0) << uart->config->dma_tx->channel);
  495. #endif
  496. rt_hw_serial_isr(&uart->serial, RT_SERIAL_EVENT_TX_DMADONE);
  497. }
  498. else
  499. {
  500. rt_hw_serial_isr(&uart->serial, RT_SERIAL_EVENT_TX_DONE);
  501. }
  502. }
  503. #ifdef RT_SERIAL_USING_DMA
  504. static void hc32_uart_rx_timeout(struct rt_serial_device *serial)
  505. {
  506. struct hc32_uart *uart;
  507. CM_TMR0_TypeDef *TMR0_Instance;
  508. uint8_t ch;
  509. uint32_t rtb;
  510. uint32_t alpha;
  511. uint32_t ckdiv;
  512. uint32_t cmp_val;
  513. stc_tmr0_init_t stcTmr0Init;
  514. RT_ASSERT(RT_NULL != serial);
  515. uart = rt_container_of(serial, struct hc32_uart, serial);
  516. RT_ASSERT(RT_NULL != uart->config->Instance);
  517. TMR0_Instance = uart->config->rx_timeout->TMR0_Instance;
  518. ch = uart->config->rx_timeout->channel;
  519. rtb = uart->config->rx_timeout->timeout_bits;
  520. #if defined (HC32F460) || defined (HC32F334)
  521. if ((CM_USART1 == uart->config->Instance) || (CM_USART3 == uart->config->Instance))
  522. {
  523. RT_ASSERT(TMR0_CH_A == ch);
  524. }
  525. else if ((CM_USART2 == uart->config->Instance) || (CM_USART4 == uart->config->Instance))
  526. {
  527. RT_ASSERT(TMR0_CH_B == ch);
  528. }
  529. #elif defined (HC32F4A0)
  530. if ((CM_USART1 == uart->config->Instance) || (CM_USART6 == uart->config->Instance))
  531. {
  532. RT_ASSERT(TMR0_CH_A == ch);
  533. }
  534. else if ((CM_USART2 == uart->config->Instance) || (CM_USART7 == uart->config->Instance))
  535. {
  536. RT_ASSERT(TMR0_CH_B == ch);
  537. }
  538. #elif defined (HC32F448) || defined (HC32F472)
  539. if ((CM_USART1 == uart->config->Instance) || (CM_USART4 == uart->config->Instance))
  540. {
  541. RT_ASSERT(TMR0_CH_A == ch);
  542. }
  543. else if ((CM_USART2 == uart->config->Instance) || (CM_USART5 == uart->config->Instance))
  544. {
  545. RT_ASSERT(TMR0_CH_B == ch);
  546. }
  547. #elif defined (HC32F4A8)
  548. if ((CM_USART1 == uart->config->Instance) || (CM_USART3 == uart->config->Instance) || (CM_USART5 == uart->config->Instance) ||
  549. (CM_USART6 == uart->config->Instance) || (CM_USART9 == uart->config->Instance))
  550. {
  551. RT_ASSERT(TMR0_CH_A == ch);
  552. }
  553. else if ((CM_USART2 == uart->config->Instance) || (CM_USART4 == uart->config->Instance) || (CM_USART7 == uart->config->Instance) ||
  554. (CM_USART8 == uart->config->Instance) || (CM_USART10 == uart->config->Instance))
  555. {
  556. RT_ASSERT(TMR0_CH_B == ch);
  557. }
  558. #endif
  559. #if defined (HC32F4A8)
  560. if ((CM_TMR0_4 == uart->config->rx_timeout->TMR0_Instance) || (CM_TMR0_5 == uart->config->rx_timeout->TMR0_Instance))
  561. {
  562. FCG_Fcg3PeriphClockCmd(uart->config->rx_timeout->clock, ENABLE);
  563. }
  564. else
  565. {
  566. FCG_TMR0_CLK(uart->config->rx_timeout->clock, ENABLE);
  567. }
  568. #elif defined (HC32F460) || defined (HC32F4A0) || defined (HC32F448) || defined (HC32F472) || defined (HC32F334)
  569. FCG_TMR0_CLK(uart->config->rx_timeout->clock, ENABLE);
  570. #endif
  571. /* TIMER0 basetimer function initialize */
  572. TMR0_SetCountValue(TMR0_Instance, ch, 0U);
  573. TMR0_StructInit(&stcTmr0Init);
  574. stcTmr0Init.u32ClockDiv = TMR0_CLK_DIV1;
  575. stcTmr0Init.u32ClockSrc = TMR0_CLK_SRC_XTAL32;
  576. if (TMR0_CLK_DIV1 == stcTmr0Init.u32ClockDiv)
  577. {
  578. alpha = 7UL;
  579. }
  580. else if (TMR0_CLK_DIV2 == stcTmr0Init.u32ClockDiv)
  581. {
  582. alpha = 5UL;
  583. }
  584. else if ((TMR0_CLK_DIV4 == stcTmr0Init.u32ClockDiv) || \
  585. (TMR0_CLK_DIV8 == stcTmr0Init.u32ClockDiv) || \
  586. (TMR0_CLK_DIV16 == stcTmr0Init.u32ClockDiv))
  587. {
  588. alpha = 3UL;
  589. }
  590. else
  591. {
  592. alpha = 2UL;
  593. }
  594. /* TMR0_CMPA<B>R calculation formula: CMPA<B>R = (RTB / (2 ^ CKDIVA<B>)) - alpha */
  595. ckdiv = 1UL << (stcTmr0Init.u32ClockDiv >> TMR0_BCONR_CKDIVA_POS);
  596. cmp_val = ((rtb + ckdiv - 1UL) / ckdiv) - alpha;
  597. DDL_ASSERT(cmp_val <= 0xFFFFUL);
  598. stcTmr0Init.u16CompareValue = (uint16_t)(cmp_val);
  599. TMR0_Init(TMR0_Instance, ch, &stcTmr0Init);
  600. TMR0_HWStartCondCmd(TMR0_Instance, ch, ENABLE);
  601. TMR0_HWClearCondCmd(TMR0_Instance, ch, ENABLE);
  602. /* Clear compare flag */
  603. TMR0_ClearStatus(TMR0_Instance, (uint32_t)(0x1UL << (ch * TMR0_STFLR_CMFB_POS)));
  604. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  605. NVIC_EnableIRQ(uart->config->rx_timeout->irq_config.irq_num);
  606. #endif
  607. USART_ClearStatus(uart->config->Instance, USART_FLAG_RX_TIMEOUT);
  608. USART_FuncCmd(uart->config->Instance, (USART_RX_TIMEOUT | USART_INT_RX_TIMEOUT), ENABLE);
  609. }
  610. static void hc32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  611. {
  612. rt_uint32_t trans_count = (serial->config.dma_ping_bufsz <= 1UL) ? serial->config.dma_ping_bufsz : serial->config.dma_ping_bufsz / 2UL;
  613. struct hc32_uart *uart;
  614. stc_dma_init_t dma_init;
  615. struct dma_config *uart_dma;
  616. RT_ASSERT(RT_NULL != serial);
  617. RT_ASSERT(RT_NULL == ((serial->config.dma_ping_bufsz) & ((RT_ALIGN_SIZE) - 1)));
  618. uart = rt_container_of(serial, struct hc32_uart, serial);
  619. RT_ASSERT(RT_NULL != uart->config->Instance);
  620. if (RT_DEVICE_FLAG_DMA_RX == flag)
  621. {
  622. stc_dma_llp_init_t llp_init;
  623. rt_uint8_t *ptr = NULL;
  624. rt_hw_serial_control_isr(serial, RT_HW_SERIAL_CTRL_GET_DMA_PING_BUF, &ptr);
  625. RT_ASSERT(RT_NULL != uart->config->rx_timeout->TMR0_Instance);
  626. RT_ASSERT(RT_NULL != uart->config->dma_rx->Instance);
  627. RT_ASSERT(RT_NULL != ptr);
  628. #if defined (HC32F448) || defined (HC32F472) || defined (HC32F334)
  629. INTC_IntSrcCmd(uart->config->rx_int_src, DISABLE);
  630. #endif
  631. uart_dma = uart->config->dma_rx;
  632. /* Initialization uart rx timeout for DMA */
  633. hc32_uart_rx_timeout(serial);
  634. /* Enable DMA clock */
  635. FCG_DMA_CLK(uart_dma->clock, ENABLE);
  636. DMA_ChCmd(uart_dma->Instance, uart_dma->channel, DISABLE);
  637. /* Initialize DMA */
  638. DMA_StructInit(&dma_init);
  639. dma_init.u32IntEn = DMA_INT_ENABLE;
  640. dma_init.u32SrcAddr = (uint32_t)(&uart->config->Instance->RDR);
  641. dma_init.u32DestAddr = (uint32_t)ptr;
  642. dma_init.u32DataWidth = DMA_DATAWIDTH_8BIT;
  643. dma_init.u32BlockSize = 1UL;
  644. dma_init.u32TransCount = trans_count;
  645. dma_init.u32SrcAddrInc = DMA_SRC_ADDR_FIX;
  646. dma_init.u32DestAddrInc = DMA_DEST_ADDR_INC;
  647. DMA_Init(uart_dma->Instance, uart_dma->channel, &dma_init);
  648. /* Initialize LLP */
  649. llp_init.u32State = DMA_LLP_ENABLE;
  650. llp_init.u32Mode = DMA_LLP_WAIT;
  651. llp_init.u32Addr = (uint32_t)&uart->config->llp_desc;
  652. DMA_LlpInit(uart_dma->Instance, uart_dma->channel, &llp_init);
  653. /* Configure LLP descriptor */
  654. uart->config->llp_desc[0U].SARx = dma_init.u32SrcAddr;
  655. uart->config->llp_desc[0U].DARx = dma_init.u32DestAddr + ((serial->config.dma_ping_bufsz <= 1UL) ? 0UL : dma_init.u32TransCount);
  656. uart->config->llp_desc[0U].DTCTLx = (((serial->config.dma_ping_bufsz <= 1U) ? dma_init.u32TransCount : (serial->config.dma_ping_bufsz - dma_init.u32TransCount)) << DMA_DTCTL_CNT_POS) | \
  657. (dma_init.u32BlockSize << DMA_DTCTL_BLKSIZE_POS);
  658. uart->config->llp_desc[0U].LLPx = (serial->config.dma_ping_bufsz <= 1U) ? (uint32_t)&uart->config->llp_desc[0U] : (uint32_t)&uart->config->llp_desc[1U];
  659. uart->config->llp_desc[0U].CHCTLx = (dma_init.u32SrcAddrInc | dma_init.u32DestAddrInc | dma_init.u32DataWidth | \
  660. llp_init.u32State | llp_init.u32Mode | dma_init.u32IntEn);
  661. if (serial->config.dma_ping_bufsz > 1UL)
  662. {
  663. uart->config->llp_desc[1U].SARx = dma_init.u32SrcAddr;
  664. uart->config->llp_desc[1U].DARx = dma_init.u32DestAddr;
  665. uart->config->llp_desc[1U].DTCTLx = (dma_init.u32TransCount << DMA_DTCTL_CNT_POS) | (dma_init.u32BlockSize << DMA_DTCTL_BLKSIZE_POS);
  666. uart->config->llp_desc[1U].LLPx = (uint32_t)&uart->config->llp_desc[0U];
  667. uart->config->llp_desc[1U].CHCTLx = (dma_init.u32SrcAddrInc | dma_init.u32DestAddrInc | dma_init.u32DataWidth | \
  668. llp_init.u32State | llp_init.u32Mode | dma_init.u32IntEn);
  669. }
  670. /* Enable DMA interrupt */
  671. NVIC_EnableIRQ(uart->config->dma_rx->irq_config.irq_num);
  672. /* Enable DMA module */
  673. DMA_Cmd(uart_dma->Instance, ENABLE);
  674. AOS_SetTriggerEventSrc(uart_dma->trigger_select, uart_dma->trigger_event);
  675. DMA_ChCmd(uart_dma->Instance, uart_dma->channel, ENABLE);
  676. }
  677. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  678. {
  679. RT_ASSERT(RT_NULL != uart->config->dma_tx->Instance);
  680. uart_dma = uart->config->dma_tx;
  681. /* Enable DMA clock */
  682. FCG_DMA_CLK(uart_dma->clock, ENABLE);
  683. DMA_ChCmd(uart_dma->Instance, uart_dma->channel, DISABLE);
  684. /* Initialize DMA */
  685. DMA_StructInit(&dma_init);
  686. dma_init.u32IntEn = DMA_INT_DISABLE;
  687. dma_init.u32SrcAddr = 0UL;
  688. dma_init.u32DestAddr = (uint32_t)(&uart->config->Instance->TDR);
  689. dma_init.u32DataWidth = DMA_DATAWIDTH_8BIT;
  690. dma_init.u32BlockSize = 1UL;
  691. dma_init.u32TransCount = 0UL;
  692. dma_init.u32SrcAddrInc = DMA_SRC_ADDR_INC;
  693. dma_init.u32DestAddrInc = DMA_DEST_ADDR_FIX;
  694. DMA_Init(uart_dma->Instance, uart_dma->channel, &dma_init);
  695. /* Enable DMA module */
  696. DMA_Cmd(uart_dma->Instance, ENABLE);
  697. AOS_SetTriggerEventSrc(uart_dma->trigger_select, uart_dma->trigger_event);
  698. USART_FuncCmd(uart->config->Instance, (USART_INT_TX_EMPTY | USART_INT_TX_CPLT), DISABLE);
  699. NVIC_EnableIRQ(uart->config->tc_irq.irq_config.irq_num);
  700. }
  701. }
  702. #if defined (BSP_UART1_RX_USING_DMA) || defined (BSP_UART2_RX_USING_DMA) || defined (BSP_UART3_RX_USING_DMA) || \
  703. defined (BSP_UART4_RX_USING_DMA) || defined (BSP_UART5_RX_USING_DMA) || defined (BSP_UART6_RX_USING_DMA) || \
  704. defined (BSP_UART7_RX_USING_DMA) || defined (BSP_UART8_RX_USING_DMA) || defined (BSP_UART9_RX_USING_DMA) || \
  705. defined (BSP_UART10_RX_USING_DMA)
  706. static void hc32_uart_dma_rx_irq_handler(struct hc32_uart *uart)
  707. {
  708. rt_base_t level;
  709. rt_size_t recv_len;
  710. struct rt_serial_device *serial;
  711. RT_ASSERT(RT_NULL != uart);
  712. RT_ASSERT(RT_NULL != uart->config->Instance);
  713. serial = &uart->serial;
  714. RT_ASSERT(RT_NULL != serial);
  715. level = rt_hw_interrupt_disable();
  716. recv_len = uart->dma_rx_remaining_cnt;
  717. uart->dma_rx_remaining_cnt = DMA_TRANS_SET_CNT(uart->config->dma_rx->Instance, uart->config->dma_rx->channel);
  718. if (recv_len)
  719. {
  720. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  721. }
  722. rt_hw_interrupt_enable(level);
  723. }
  724. static void hc32_uart_rxto_irq_handler(struct hc32_uart *uart)
  725. {
  726. rt_base_t level;
  727. rt_size_t dma_set_cnt, cnt;
  728. rt_size_t recv_len;
  729. struct rt_serial_device *serial;
  730. serial = &uart->serial;
  731. RT_ASSERT(serial != RT_NULL);
  732. cnt = DMA_TRANS_CNT(uart->config->dma_rx->Instance, uart->config->dma_rx->channel);
  733. dma_set_cnt = DMA_TRANS_SET_CNT(uart->config->dma_rx->Instance, uart->config->dma_rx->channel);
  734. level = rt_hw_interrupt_disable();
  735. if (cnt <= uart->dma_rx_remaining_cnt)
  736. {
  737. recv_len = uart->dma_rx_remaining_cnt - cnt;
  738. }
  739. else
  740. {
  741. recv_len = uart->dma_rx_remaining_cnt + dma_set_cnt - cnt;
  742. }
  743. if (recv_len)
  744. {
  745. uart->dma_rx_remaining_cnt = cnt;
  746. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  747. }
  748. rt_hw_interrupt_enable(level);
  749. TMR0_Stop(uart->config->rx_timeout->TMR0_Instance, uart->config->rx_timeout->channel);
  750. USART_ClearStatus(uart->config->Instance, USART_FLAG_RX_TIMEOUT);
  751. }
  752. #endif
  753. #endif
  754. #if defined (HC32F448) || defined (HC32F472) || defined (HC32F334)
  755. static void hc32_usart_handler(struct hc32_uart *uart)
  756. {
  757. RT_ASSERT(RT_NULL != uart);
  758. #if defined (RT_SERIAL_USING_DMA)
  759. if ((SET == USART_GetStatus(uart->config->Instance, USART_FLAG_RX_TIMEOUT)) && \
  760. (ENABLE == USART_GetFuncState(uart->config->Instance, USART_RX_TIMEOUT)) && \
  761. (ENABLE == INTC_GetIntSrcState(uart->config->rxto_int_src)))
  762. {
  763. #if defined (BSP_UART1_RX_USING_DMA) || defined (BSP_UART2_RX_USING_DMA) || defined (BSP_UART3_RX_USING_DMA) || \
  764. defined (BSP_UART4_RX_USING_DMA) || defined (BSP_UART5_RX_USING_DMA)
  765. hc32_uart_rxto_irq_handler(uart);
  766. #endif
  767. }
  768. #endif
  769. if ((SET == USART_GetStatus(uart->config->Instance, USART_FLAG_RX_FULL)) && \
  770. (ENABLE == USART_GetFuncState(uart->config->Instance, USART_INT_RX)) && \
  771. (ENABLE == INTC_GetIntSrcState(uart->config->rx_int_src)))
  772. {
  773. hc32_uart_rx_irq_handler(uart);
  774. }
  775. if ((SET == USART_GetStatus(uart->config->Instance, USART_FLAG_TX_EMPTY)) && \
  776. (ENABLE == USART_GetFuncState(uart->config->Instance, USART_INT_TX_EMPTY)) && \
  777. (ENABLE == INTC_GetIntSrcState(uart->config->tx_int_src)))
  778. {
  779. hc32_uart_tx_irq_handler(uart);
  780. }
  781. if ((SET == USART_GetStatus(uart->config->Instance, (USART_FLAG_OVERRUN | \
  782. USART_FLAG_FRAME_ERR | USART_FLAG_PARITY_ERR))) && \
  783. (ENABLE == USART_GetFuncState(uart->config->Instance, USART_INT_RX)) && \
  784. (ENABLE == INTC_GetIntSrcState(uart->config->rxerr_int_src)))
  785. {
  786. hc32_uart_rxerr_irq_handler(uart);
  787. }
  788. }
  789. #endif
  790. #if defined (BSP_USING_UART1)
  791. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  792. static void hc32_uart1_rx_irq_handler(void)
  793. {
  794. /* enter interrupt */
  795. rt_interrupt_enter();
  796. hc32_uart_rx_irq_handler(&uart_obj[UART1_INDEX]);
  797. /* leave interrupt */
  798. rt_interrupt_leave();
  799. }
  800. static void hc32_uart1_tx_irq_handler(void)
  801. {
  802. /* enter interrupt */
  803. rt_interrupt_enter();
  804. hc32_uart_tx_irq_handler(&uart_obj[UART1_INDEX]);
  805. /* leave interrupt */
  806. rt_interrupt_leave();
  807. }
  808. static void hc32_uart1_rxerr_irq_handler(void)
  809. {
  810. /* enter interrupt */
  811. rt_interrupt_enter();
  812. hc32_uart_rxerr_irq_handler(&uart_obj[UART1_INDEX]);
  813. /* leave interrupt */
  814. rt_interrupt_leave();
  815. }
  816. #endif
  817. static void hc32_uart1_tc_irq_handler(void)
  818. {
  819. /* enter interrupt */
  820. rt_interrupt_enter();
  821. hc32_uart_tc_irq_handler(&uart_obj[UART1_INDEX]);
  822. /* leave interrupt */
  823. rt_interrupt_leave();
  824. }
  825. #if defined (RT_SERIAL_USING_DMA)
  826. #if defined (BSP_UART1_RX_USING_DMA)
  827. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  828. static void hc32_uart1_rxto_irq_handler(void)
  829. {
  830. /* enter interrupt */
  831. rt_interrupt_enter();
  832. hc32_uart_rxto_irq_handler(&uart_obj[UART1_INDEX]);
  833. /* leave interrupt */
  834. rt_interrupt_leave();
  835. }
  836. #endif
  837. static void hc32_uart1_dma_rx_irq_handler(void)
  838. {
  839. /* enter interrupt */
  840. rt_interrupt_enter();
  841. hc32_uart_dma_rx_irq_handler(&uart_obj[UART1_INDEX]);
  842. /* leave interrupt */
  843. rt_interrupt_leave();
  844. }
  845. #endif /* BSP_UART1_RX_USING_DMA */
  846. #endif /* RT_SERIAL_USING_DMA */
  847. #if defined (HC32F448) || defined (HC32F472) || defined (HC32F334)
  848. void USART1_Handler(void)
  849. {
  850. /* enter interrupt */
  851. rt_interrupt_enter();
  852. hc32_usart_handler(&uart_obj[UART1_INDEX]);
  853. /* leave interrupt */
  854. rt_interrupt_leave();
  855. }
  856. void USART1_TxComplete_Handler(void)
  857. {
  858. /* enter interrupt */
  859. rt_interrupt_enter();
  860. hc32_uart1_tc_irq_handler();
  861. /* leave interrupt */
  862. rt_interrupt_leave();
  863. }
  864. #endif
  865. #endif /* BSP_USING_UART1 */
  866. #if defined (BSP_USING_UART2)
  867. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  868. static void hc32_uart2_rx_irq_handler(void)
  869. {
  870. /* enter interrupt */
  871. rt_interrupt_enter();
  872. hc32_uart_rx_irq_handler(&uart_obj[UART2_INDEX]);
  873. /* leave interrupt */
  874. rt_interrupt_leave();
  875. }
  876. static void hc32_uart2_tx_irq_handler(void)
  877. {
  878. /* enter interrupt */
  879. rt_interrupt_enter();
  880. hc32_uart_tx_irq_handler(&uart_obj[UART2_INDEX]);
  881. /* leave interrupt */
  882. rt_interrupt_leave();
  883. }
  884. static void hc32_uart2_rxerr_irq_handler(void)
  885. {
  886. /* enter interrupt */
  887. rt_interrupt_enter();
  888. hc32_uart_rxerr_irq_handler(&uart_obj[UART2_INDEX]);
  889. /* leave interrupt */
  890. rt_interrupt_leave();
  891. }
  892. #endif
  893. static void hc32_uart2_tc_irq_handler(void)
  894. {
  895. /* enter interrupt */
  896. rt_interrupt_enter();
  897. hc32_uart_tc_irq_handler(&uart_obj[UART2_INDEX]);
  898. /* leave interrupt */
  899. rt_interrupt_leave();
  900. }
  901. #if defined (RT_SERIAL_USING_DMA)
  902. #if defined (BSP_UART2_RX_USING_DMA)
  903. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  904. static void hc32_uart2_rxto_irq_handler(void)
  905. {
  906. /* enter interrupt */
  907. rt_interrupt_enter();
  908. hc32_uart_rxto_irq_handler(&uart_obj[UART2_INDEX]);
  909. /* leave interrupt */
  910. rt_interrupt_leave();
  911. }
  912. #endif
  913. static void hc32_uart2_dma_rx_irq_handler(void)
  914. {
  915. /* enter interrupt */
  916. rt_interrupt_enter();
  917. hc32_uart_dma_rx_irq_handler(&uart_obj[UART2_INDEX]);
  918. /* leave interrupt */
  919. rt_interrupt_leave();
  920. }
  921. #endif /* BSP_UART2_RX_USING_DMA */
  922. #endif /* RT_SERIAL_USING_DMA */
  923. #if defined (HC32F448) || defined (HC32F472) || defined (HC32F334)
  924. void USART2_Handler(void)
  925. {
  926. /* enter interrupt */
  927. rt_interrupt_enter();
  928. hc32_usart_handler(&uart_obj[UART2_INDEX]);
  929. /* leave interrupt */
  930. rt_interrupt_leave();
  931. }
  932. void USART2_TxComplete_Handler(void)
  933. {
  934. /* enter interrupt */
  935. rt_interrupt_enter();
  936. hc32_uart2_tc_irq_handler();
  937. /* leave interrupt */
  938. rt_interrupt_leave();
  939. }
  940. #endif
  941. #endif /* BSP_USING_UART2 */
  942. #if defined (BSP_USING_UART3)
  943. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  944. static void hc32_uart3_rx_irq_handler(void)
  945. {
  946. /* enter interrupt */
  947. rt_interrupt_enter();
  948. hc32_uart_rx_irq_handler(&uart_obj[UART3_INDEX]);
  949. /* leave interrupt */
  950. rt_interrupt_leave();
  951. }
  952. static void hc32_uart3_tx_irq_handler(void)
  953. {
  954. /* enter interrupt */
  955. rt_interrupt_enter();
  956. hc32_uart_tx_irq_handler(&uart_obj[UART3_INDEX]);
  957. /* leave interrupt */
  958. rt_interrupt_leave();
  959. }
  960. static void hc32_uart3_rxerr_irq_handler(void)
  961. {
  962. /* enter interrupt */
  963. rt_interrupt_enter();
  964. hc32_uart_rxerr_irq_handler(&uart_obj[UART3_INDEX]);
  965. /* leave interrupt */
  966. rt_interrupt_leave();
  967. }
  968. #endif
  969. static void hc32_uart3_tc_irq_handler(void)
  970. {
  971. /* enter interrupt */
  972. rt_interrupt_enter();
  973. hc32_uart_tc_irq_handler(&uart_obj[UART3_INDEX]);
  974. /* leave interrupt */
  975. rt_interrupt_leave();
  976. }
  977. #if defined (RT_SERIAL_USING_DMA)
  978. #if defined (BSP_UART3_RX_USING_DMA)
  979. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  980. static void hc32_uart3_rxto_irq_handler(void)
  981. {
  982. /* enter interrupt */
  983. rt_interrupt_enter();
  984. hc32_uart_rxto_irq_handler(&uart_obj[UART3_INDEX]);
  985. /* leave interrupt */
  986. rt_interrupt_leave();
  987. }
  988. static void hc32_uart3_dma_rx_irq_handler(void)
  989. {
  990. /* enter interrupt */
  991. rt_interrupt_enter();
  992. hc32_uart_dma_rx_irq_handler(&uart_obj[UART3_INDEX]);
  993. /* leave interrupt */
  994. rt_interrupt_leave();
  995. }
  996. #endif
  997. #endif /* BSP_UART3_RX_USING_DMA */
  998. #endif /* RT_SERIAL_USING_DMA */
  999. #if defined (HC32F448) || defined (HC32F472) || defined (HC32F334)
  1000. void USART3_Handler(void)
  1001. {
  1002. /* enter interrupt */
  1003. rt_interrupt_enter();
  1004. hc32_usart_handler(&uart_obj[UART3_INDEX]);
  1005. /* leave interrupt */
  1006. rt_interrupt_leave();
  1007. }
  1008. void USART3_TxComplete_Handler(void)
  1009. {
  1010. /* enter interrupt */
  1011. rt_interrupt_enter();
  1012. hc32_uart3_tc_irq_handler();
  1013. /* leave interrupt */
  1014. rt_interrupt_leave();
  1015. }
  1016. #endif
  1017. #endif /* BSP_USING_UART3 */
  1018. #if defined (BSP_USING_UART4)
  1019. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  1020. static void hc32_uart4_rx_irq_handler(void)
  1021. {
  1022. /* enter interrupt */
  1023. rt_interrupt_enter();
  1024. hc32_uart_rx_irq_handler(&uart_obj[UART4_INDEX]);
  1025. /* leave interrupt */
  1026. rt_interrupt_leave();
  1027. }
  1028. static void hc32_uart4_tx_irq_handler(void)
  1029. {
  1030. /* enter interrupt */
  1031. rt_interrupt_enter();
  1032. hc32_uart_tx_irq_handler(&uart_obj[UART4_INDEX]);
  1033. /* leave interrupt */
  1034. rt_interrupt_leave();
  1035. }
  1036. static void hc32_uart4_rxerr_irq_handler(void)
  1037. {
  1038. /* enter interrupt */
  1039. rt_interrupt_enter();
  1040. hc32_uart_rxerr_irq_handler(&uart_obj[UART4_INDEX]);
  1041. /* leave interrupt */
  1042. rt_interrupt_leave();
  1043. }
  1044. #endif
  1045. static void hc32_uart4_tc_irq_handler(void)
  1046. {
  1047. /* enter interrupt */
  1048. rt_interrupt_enter();
  1049. hc32_uart_tc_irq_handler(&uart_obj[UART4_INDEX]);
  1050. /* leave interrupt */
  1051. rt_interrupt_leave();
  1052. }
  1053. #if defined (RT_SERIAL_USING_DMA)
  1054. #if defined (BSP_UART4_RX_USING_DMA)
  1055. #if defined (HC32F460) || defined (HC32F4A8)
  1056. static void hc32_uart4_rxto_irq_handler(void)
  1057. {
  1058. /* enter interrupt */
  1059. rt_interrupt_enter();
  1060. hc32_uart_rxto_irq_handler(&uart_obj[UART4_INDEX]);
  1061. /* leave interrupt */
  1062. rt_interrupt_leave();
  1063. }
  1064. #endif
  1065. static void hc32_uart4_dma_rx_irq_handler(void)
  1066. {
  1067. /* enter interrupt */
  1068. rt_interrupt_enter();
  1069. hc32_uart_dma_rx_irq_handler(&uart_obj[UART4_INDEX]);
  1070. /* leave interrupt */
  1071. rt_interrupt_leave();
  1072. }
  1073. #endif /* BSP_UART4_RX_USING_DMA */
  1074. #endif /* RT_SERIAL_USING_DMA */
  1075. #if defined (HC32F448) || defined (HC32F472) || defined (HC32F334)
  1076. void USART4_Handler(void)
  1077. {
  1078. /* enter interrupt */
  1079. rt_interrupt_enter();
  1080. hc32_usart_handler(&uart_obj[UART4_INDEX]);
  1081. /* leave interrupt */
  1082. rt_interrupt_leave();
  1083. }
  1084. void USART4_TxComplete_Handler(void)
  1085. {
  1086. /* enter interrupt */
  1087. rt_interrupt_enter();
  1088. hc32_uart4_tc_irq_handler();
  1089. /* leave interrupt */
  1090. rt_interrupt_leave();
  1091. }
  1092. #endif
  1093. #endif /* BSP_USING_UART4 */
  1094. #if defined (BSP_USING_UART5)
  1095. #if defined (HC32F4A0) || defined (HC32F4A8)
  1096. #if defined (HC32F4A8)
  1097. static void hc32_uart5_rxto_irq_handler(void)
  1098. {
  1099. /* enter interrupt */
  1100. rt_interrupt_enter();
  1101. hc32_uart_rxto_irq_handler(&uart_obj[UART5_INDEX]);
  1102. /* leave interrupt */
  1103. rt_interrupt_leave();
  1104. }
  1105. #endif
  1106. static void hc32_uart5_rx_irq_handler(void)
  1107. {
  1108. /* enter interrupt */
  1109. rt_interrupt_enter();
  1110. hc32_uart_rx_irq_handler(&uart_obj[UART5_INDEX]);
  1111. /* leave interrupt */
  1112. rt_interrupt_leave();
  1113. }
  1114. static void hc32_uart5_tx_irq_handler(void)
  1115. {
  1116. /* enter interrupt */
  1117. rt_interrupt_enter();
  1118. hc32_uart_tx_irq_handler(&uart_obj[UART5_INDEX]);
  1119. /* leave interrupt */
  1120. rt_interrupt_leave();
  1121. }
  1122. static void hc32_uart5_rxerr_irq_handler(void)
  1123. {
  1124. /* enter interrupt */
  1125. rt_interrupt_enter();
  1126. hc32_uart_rxerr_irq_handler(&uart_obj[UART5_INDEX]);
  1127. /* leave interrupt */
  1128. rt_interrupt_leave();
  1129. }
  1130. #endif
  1131. static void hc32_uart5_tc_irq_handler(void)
  1132. {
  1133. /* enter interrupt */
  1134. rt_interrupt_enter();
  1135. hc32_uart_tc_irq_handler(&uart_obj[UART5_INDEX]);
  1136. /* leave interrupt */
  1137. rt_interrupt_leave();
  1138. }
  1139. #if defined (HC32F448) || defined (HC32F472)
  1140. #if defined (RT_SERIAL_USING_DMA)
  1141. #if defined (BSP_UART5_RX_USING_DMA)
  1142. static void hc32_uart5_dma_rx_irq_handler(void)
  1143. {
  1144. /* enter interrupt */
  1145. rt_interrupt_enter();
  1146. hc32_uart_dma_rx_irq_handler(&uart_obj[UART5_INDEX]);
  1147. /* leave interrupt */
  1148. rt_interrupt_leave();
  1149. }
  1150. #endif /* BSP_UART5_RX_USING_DMA */
  1151. #endif /* RT_SERIAL_USING_DMA */
  1152. void USART5_Handler(void)
  1153. {
  1154. /* enter interrupt */
  1155. rt_interrupt_enter();
  1156. hc32_usart_handler(&uart_obj[UART5_INDEX]);
  1157. /* leave interrupt */
  1158. rt_interrupt_leave();
  1159. }
  1160. void USART5_TxComplete_Handler(void)
  1161. {
  1162. /* enter interrupt */
  1163. rt_interrupt_enter();
  1164. hc32_uart5_tc_irq_handler();
  1165. /* leave interrupt */
  1166. rt_interrupt_leave();
  1167. }
  1168. #endif
  1169. #endif /* BSP_USING_UART5 */
  1170. #if defined (BSP_USING_UART6)
  1171. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  1172. static void hc32_uart6_rx_irq_handler(void)
  1173. {
  1174. /* enter interrupt */
  1175. rt_interrupt_enter();
  1176. hc32_uart_rx_irq_handler(&uart_obj[UART6_INDEX]);
  1177. /* leave interrupt */
  1178. rt_interrupt_leave();
  1179. }
  1180. static void hc32_uart6_tx_irq_handler(void)
  1181. {
  1182. /* enter interrupt */
  1183. rt_interrupt_enter();
  1184. hc32_uart_tx_irq_handler(&uart_obj[UART6_INDEX]);
  1185. /* leave interrupt */
  1186. rt_interrupt_leave();
  1187. }
  1188. static void hc32_uart6_rxerr_irq_handler(void)
  1189. {
  1190. /* enter interrupt */
  1191. rt_interrupt_enter();
  1192. hc32_uart_rxerr_irq_handler(&uart_obj[UART6_INDEX]);
  1193. /* leave interrupt */
  1194. rt_interrupt_leave();
  1195. }
  1196. #endif
  1197. static void hc32_uart6_tc_irq_handler(void)
  1198. {
  1199. /* enter interrupt */
  1200. rt_interrupt_enter();
  1201. hc32_uart_tc_irq_handler(&uart_obj[UART6_INDEX]);
  1202. /* leave interrupt */
  1203. rt_interrupt_leave();
  1204. }
  1205. #if defined (RT_SERIAL_USING_DMA)
  1206. #if defined (BSP_UART6_RX_USING_DMA)
  1207. #if defined (HC32F460) || defined (HC32F4A0)
  1208. static void hc32_uart6_rxto_irq_handler(void)
  1209. {
  1210. /* enter interrupt */
  1211. rt_interrupt_enter();
  1212. hc32_uart_rxto_irq_handler(&uart_obj[UART6_INDEX]);
  1213. /* leave interrupt */
  1214. rt_interrupt_leave();
  1215. }
  1216. static void hc32_uart6_dma_rx_irq_handler(void)
  1217. {
  1218. /* enter interrupt */
  1219. rt_interrupt_enter();
  1220. hc32_uart_dma_rx_irq_handler(&uart_obj[UART6_INDEX]);
  1221. /* leave interrupt */
  1222. rt_interrupt_leave();
  1223. }
  1224. #endif
  1225. #endif /* BSP_UART6_RX_USING_DMA */
  1226. #endif /* RT_SERIAL_USING_DMA */
  1227. #if defined (HC32F448) || defined (HC32F472)
  1228. void USART6_Handler(void)
  1229. {
  1230. /* enter interrupt */
  1231. rt_interrupt_enter();
  1232. hc32_usart_handler(&uart_obj[UART6_INDEX]);
  1233. /* leave interrupt */
  1234. rt_interrupt_leave();
  1235. }
  1236. void USART6_TxComplete_Handler(void)
  1237. {
  1238. /* enter interrupt */
  1239. rt_interrupt_enter();
  1240. hc32_uart6_tc_irq_handler();
  1241. /* leave interrupt */
  1242. rt_interrupt_leave();
  1243. }
  1244. #endif
  1245. #endif /* BSP_USING_UART6 */
  1246. #if defined (BSP_USING_UART7)
  1247. static void hc32_uart7_rx_irq_handler(void)
  1248. {
  1249. /* enter interrupt */
  1250. rt_interrupt_enter();
  1251. hc32_uart_rx_irq_handler(&uart_obj[UART7_INDEX]);
  1252. /* leave interrupt */
  1253. rt_interrupt_leave();
  1254. }
  1255. static void hc32_uart7_tx_irq_handler(void)
  1256. {
  1257. /* enter interrupt */
  1258. rt_interrupt_enter();
  1259. hc32_uart_tx_irq_handler(&uart_obj[UART7_INDEX]);
  1260. /* leave interrupt */
  1261. rt_interrupt_leave();
  1262. }
  1263. static void hc32_uart7_rxerr_irq_handler(void)
  1264. {
  1265. /* enter interrupt */
  1266. rt_interrupt_enter();
  1267. hc32_uart_rxerr_irq_handler(&uart_obj[UART7_INDEX]);
  1268. /* leave interrupt */
  1269. rt_interrupt_leave();
  1270. }
  1271. static void hc32_uart7_tc_irq_handler(void)
  1272. {
  1273. /* enter interrupt */
  1274. rt_interrupt_enter();
  1275. hc32_uart_tc_irq_handler(&uart_obj[UART7_INDEX]);
  1276. /* leave interrupt */
  1277. rt_interrupt_leave();
  1278. }
  1279. #if defined (RT_SERIAL_USING_DMA)
  1280. #if defined (BSP_UART7_RX_USING_DMA)
  1281. static void hc32_uart7_rxto_irq_handler(void)
  1282. {
  1283. /* enter interrupt */
  1284. rt_interrupt_enter();
  1285. hc32_uart_rxto_irq_handler(&uart_obj[UART7_INDEX]);
  1286. /* leave interrupt */
  1287. rt_interrupt_leave();
  1288. }
  1289. static void hc32_uart7_dma_rx_irq_handler(void)
  1290. {
  1291. /* enter interrupt */
  1292. rt_interrupt_enter();
  1293. hc32_uart_dma_rx_irq_handler(&uart_obj[UART7_INDEX]);
  1294. /* leave interrupt */
  1295. rt_interrupt_leave();
  1296. }
  1297. #endif /* BSP_UART7_RX_USING_DMA */
  1298. #endif /* RT_SERIAL_USING_DMA */
  1299. #endif /* BSP_USING_UART7 */
  1300. #if defined (BSP_USING_UART8)
  1301. static void hc32_uart8_rx_irq_handler(void)
  1302. {
  1303. /* enter interrupt */
  1304. rt_interrupt_enter();
  1305. hc32_uart_rx_irq_handler(&uart_obj[UART8_INDEX]);
  1306. /* leave interrupt */
  1307. rt_interrupt_leave();
  1308. }
  1309. static void hc32_uart8_tx_irq_handler(void)
  1310. {
  1311. /* enter interrupt */
  1312. rt_interrupt_enter();
  1313. hc32_uart_tx_irq_handler(&uart_obj[UART8_INDEX]);
  1314. /* leave interrupt */
  1315. rt_interrupt_leave();
  1316. }
  1317. static void hc32_uart8_rxerr_irq_handler(void)
  1318. {
  1319. /* enter interrupt */
  1320. rt_interrupt_enter();
  1321. hc32_uart_rxerr_irq_handler(&uart_obj[UART8_INDEX]);
  1322. /* leave interrupt */
  1323. rt_interrupt_leave();
  1324. }
  1325. static void hc32_uart8_tc_irq_handler(void)
  1326. {
  1327. /* enter interrupt */
  1328. rt_interrupt_enter();
  1329. hc32_uart_tc_irq_handler(&uart_obj[UART8_INDEX]);
  1330. /* leave interrupt */
  1331. rt_interrupt_leave();
  1332. }
  1333. #endif /* BSP_USING_UART8 */
  1334. #if defined (BSP_USING_UART9)
  1335. static void hc32_uart9_rx_irq_handler(void)
  1336. {
  1337. /* enter interrupt */
  1338. rt_interrupt_enter();
  1339. hc32_uart_rx_irq_handler(&uart_obj[UART9_INDEX]);
  1340. /* leave interrupt */
  1341. rt_interrupt_leave();
  1342. }
  1343. static void hc32_uart9_tx_irq_handler(void)
  1344. {
  1345. /* enter interrupt */
  1346. rt_interrupt_enter();
  1347. hc32_uart_tx_irq_handler(&uart_obj[UART9_INDEX]);
  1348. /* leave interrupt */
  1349. rt_interrupt_leave();
  1350. }
  1351. static void hc32_uart9_rxerr_irq_handler(void)
  1352. {
  1353. /* enter interrupt */
  1354. rt_interrupt_enter();
  1355. hc32_uart_rxerr_irq_handler(&uart_obj[UART9_INDEX]);
  1356. /* leave interrupt */
  1357. rt_interrupt_leave();
  1358. }
  1359. static void hc32_uart9_tc_irq_handler(void)
  1360. {
  1361. /* enter interrupt */
  1362. rt_interrupt_enter();
  1363. hc32_uart_tc_irq_handler(&uart_obj[UART9_INDEX]);
  1364. /* leave interrupt */
  1365. rt_interrupt_leave();
  1366. }
  1367. #endif /* BSP_USING_UART9 */
  1368. #if defined (BSP_USING_UART10)
  1369. static void hc32_uart10_rx_irq_handler(void)
  1370. {
  1371. /* enter interrupt */
  1372. rt_interrupt_enter();
  1373. hc32_uart_rx_irq_handler(&uart_obj[UART10_INDEX]);
  1374. /* leave interrupt */
  1375. rt_interrupt_leave();
  1376. }
  1377. static void hc32_uart10_tx_irq_handler(void)
  1378. {
  1379. /* enter interrupt */
  1380. rt_interrupt_enter();
  1381. hc32_uart_tx_irq_handler(&uart_obj[UART10_INDEX]);
  1382. /* leave interrupt */
  1383. rt_interrupt_leave();
  1384. }
  1385. static void hc32_uart10_rxerr_irq_handler(void)
  1386. {
  1387. /* enter interrupt */
  1388. rt_interrupt_enter();
  1389. hc32_uart_rxerr_irq_handler(&uart_obj[UART10_INDEX]);
  1390. /* leave interrupt */
  1391. rt_interrupt_leave();
  1392. }
  1393. static void hc32_uart10_tc_irq_handler(void)
  1394. {
  1395. /* enter interrupt */
  1396. rt_interrupt_enter();
  1397. hc32_uart_tc_irq_handler(&uart_obj[UART10_INDEX]);
  1398. /* leave interrupt */
  1399. rt_interrupt_leave();
  1400. }
  1401. #endif /* BSP_USING_UART10 */
  1402. /**
  1403. * @brief This function gets dma witch uart used infomation include unit,
  1404. * channel, interrupt etc.
  1405. * @param None
  1406. * @retval None
  1407. */
  1408. static void hc32_uart_get_info(void)
  1409. {
  1410. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  1411. #ifdef BSP_USING_UART1
  1412. uart_obj[UART1_INDEX].uart_dma_flag = 0;
  1413. uart_obj[UART1_INDEX].serial.config = config;
  1414. uart_obj[UART1_INDEX].serial.config.rx_bufsz = BSP_UART1_RX_BUFSIZE;
  1415. uart_obj[UART1_INDEX].serial.config.tx_bufsz = BSP_UART1_TX_BUFSIZE;
  1416. #ifdef BSP_UART1_RX_USING_DMA
  1417. uart_obj[UART1_INDEX].serial.config.dma_ping_bufsz = BSP_UART1_DMA_PING_BUFSIZE;
  1418. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  1419. static struct dma_config uart1_dma_rx = UART1_DMA_RX_CONFIG;
  1420. static struct hc32_uart_rxto uart1_rx_timeout = UART1_RXTO_CONFIG;
  1421. uart1_dma_rx.irq_callback = hc32_uart1_dma_rx_irq_handler;
  1422. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  1423. uart1_rx_timeout.irq_callback = hc32_uart1_rxto_irq_handler;
  1424. #endif
  1425. uart_config[UART1_INDEX].rx_timeout = &uart1_rx_timeout;
  1426. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  1427. #endif
  1428. #ifdef BSP_UART1_TX_USING_DMA
  1429. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  1430. static struct dma_config uart1_dma_tx = UART1_DMA_TX_CONFIG;
  1431. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  1432. #endif
  1433. #endif
  1434. #ifdef BSP_USING_UART2
  1435. uart_obj[UART2_INDEX].uart_dma_flag = 0;
  1436. uart_obj[UART2_INDEX].serial.config = config;
  1437. uart_obj[UART2_INDEX].serial.config.rx_bufsz = BSP_UART2_RX_BUFSIZE;
  1438. uart_obj[UART2_INDEX].serial.config.tx_bufsz = BSP_UART2_TX_BUFSIZE;
  1439. #ifdef BSP_UART2_RX_USING_DMA
  1440. uart_obj[UART2_INDEX].serial.config.dma_ping_bufsz = BSP_UART2_DMA_PING_BUFSIZE;
  1441. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  1442. static struct dma_config uart2_dma_rx = UART2_DMA_RX_CONFIG;
  1443. static struct hc32_uart_rxto uart2_rx_timeout = UART2_RXTO_CONFIG;
  1444. uart2_dma_rx.irq_callback = hc32_uart2_dma_rx_irq_handler;
  1445. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  1446. uart2_rx_timeout.irq_callback = hc32_uart2_rxto_irq_handler;
  1447. #endif
  1448. uart_config[UART2_INDEX].rx_timeout = &uart2_rx_timeout;
  1449. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  1450. #endif
  1451. #ifdef BSP_UART2_TX_USING_DMA
  1452. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  1453. static struct dma_config uart2_dma_tx = UART2_DMA_TX_CONFIG;
  1454. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  1455. #endif
  1456. #endif
  1457. #ifdef BSP_USING_UART3
  1458. uart_obj[UART3_INDEX].uart_dma_flag = 0;
  1459. uart_obj[UART3_INDEX].serial.config = config;
  1460. uart_obj[UART3_INDEX].serial.config.rx_bufsz = BSP_UART3_RX_BUFSIZE;
  1461. uart_obj[UART3_INDEX].serial.config.tx_bufsz = BSP_UART3_TX_BUFSIZE;
  1462. #ifdef BSP_UART3_RX_USING_DMA
  1463. uart_obj[UART3_INDEX].serial.config.dma_ping_bufsz = BSP_UART3_DMA_PING_BUFSIZE;
  1464. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  1465. static struct dma_config uart3_dma_rx = UART3_DMA_RX_CONFIG;
  1466. static struct hc32_uart_rxto uart3_rx_timeout = UART3_RXTO_CONFIG;
  1467. uart3_dma_rx.irq_callback = hc32_uart3_dma_rx_irq_handler;
  1468. uart3_rx_timeout.irq_callback = hc32_uart3_rxto_irq_handler;
  1469. uart_config[UART3_INDEX].rx_timeout = &uart3_rx_timeout;
  1470. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  1471. #endif
  1472. #ifdef BSP_UART3_TX_USING_DMA
  1473. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  1474. static struct dma_config uart3_dma_tx = UART3_DMA_TX_CONFIG;
  1475. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  1476. #endif
  1477. #endif
  1478. #ifdef BSP_USING_UART4
  1479. uart_obj[UART4_INDEX].uart_dma_flag = 0;
  1480. uart_obj[UART4_INDEX].serial.config = config;
  1481. uart_obj[UART4_INDEX].serial.config.rx_bufsz = BSP_UART4_RX_BUFSIZE;
  1482. uart_obj[UART4_INDEX].serial.config.tx_bufsz = BSP_UART4_TX_BUFSIZE;
  1483. #ifdef BSP_UART4_RX_USING_DMA
  1484. uart_obj[UART4_INDEX].serial.config.dma_ping_bufsz = BSP_UART4_DMA_PING_BUFSIZE;
  1485. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  1486. static struct dma_config uart4_dma_rx = UART4_DMA_RX_CONFIG;
  1487. static struct hc32_uart_rxto uart4_rx_timeout = UART4_RXTO_CONFIG;
  1488. uart4_dma_rx.irq_callback = hc32_uart4_dma_rx_irq_handler;
  1489. #if defined (HC32F460) || defined (HC32F4A8)
  1490. uart4_rx_timeout.irq_callback = hc32_uart4_rxto_irq_handler;
  1491. #endif
  1492. uart_config[UART4_INDEX].rx_timeout = &uart4_rx_timeout;
  1493. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  1494. #endif
  1495. #ifdef BSP_UART4_TX_USING_DMA
  1496. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  1497. static struct dma_config uart4_dma_tx = UART4_DMA_TX_CONFIG;
  1498. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  1499. #endif
  1500. #endif
  1501. #ifdef BSP_USING_UART5
  1502. uart_obj[UART5_INDEX].uart_dma_flag = 0;
  1503. uart_obj[UART5_INDEX].serial.config = config;
  1504. uart_obj[UART5_INDEX].serial.config.rx_bufsz = BSP_UART5_RX_BUFSIZE;
  1505. uart_obj[UART5_INDEX].serial.config.tx_bufsz = BSP_UART5_TX_BUFSIZE;
  1506. #ifdef BSP_UART5_RX_USING_DMA
  1507. uart_obj[UART5_INDEX].serial.config.dma_ping_bufsz = BSP_UART5_DMA_PING_BUFSIZE;
  1508. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  1509. static struct dma_config uart5_dma_rx = UART5_DMA_RX_CONFIG;
  1510. static struct hc32_uart_rxto uart5_rx_timeout = UART5_RXTO_CONFIG;
  1511. uart5_dma_rx.irq_callback = hc32_uart5_dma_rx_irq_handler;
  1512. #if defined (HC32F4A8)
  1513. uart5_rx_timeout.irq_callback = hc32_uart5_rxto_irq_handler;
  1514. #endif
  1515. uart_config[UART5_INDEX].rx_timeout = &uart5_rx_timeout;
  1516. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  1517. #endif
  1518. #ifdef BSP_UART5_TX_USING_DMA
  1519. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  1520. static struct dma_config uart5_dma_tx = UART5_DMA_TX_CONFIG;
  1521. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  1522. #endif
  1523. #endif
  1524. #ifdef BSP_USING_UART6
  1525. uart_obj[UART6_INDEX].uart_dma_flag = 0;
  1526. uart_obj[UART6_INDEX].serial.config = config;
  1527. uart_obj[UART6_INDEX].serial.config.rx_bufsz = BSP_UART6_RX_BUFSIZE;
  1528. uart_obj[UART6_INDEX].serial.config.tx_bufsz = BSP_UART6_TX_BUFSIZE;
  1529. #ifdef BSP_UART6_RX_USING_DMA
  1530. uart_obj[UART6_INDEX].serial.config.dma_ping_bufsz = BSP_UART6_DMA_PING_BUFSIZE;
  1531. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  1532. static struct dma_config uart6_dma_rx = UART6_DMA_RX_CONFIG;
  1533. static struct hc32_uart_rxto uart6_rx_timeout = UART6_RXTO_CONFIG;
  1534. uart6_dma_rx.irq_callback = hc32_uart6_dma_rx_irq_handler;
  1535. uart6_rx_timeout.irq_callback = hc32_uart6_rxto_irq_handler;
  1536. uart_config[UART6_INDEX].rx_timeout = &uart6_rx_timeout;
  1537. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  1538. #endif
  1539. #ifdef BSP_UART6_TX_USING_DMA
  1540. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  1541. static struct dma_config uart6_dma_tx = UART6_DMA_TX_CONFIG;
  1542. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  1543. #endif
  1544. #endif
  1545. #ifdef BSP_USING_UART7
  1546. uart_obj[UART7_INDEX].uart_dma_flag = 0;
  1547. uart_obj[UART7_INDEX].serial.config = config;
  1548. uart_obj[UART7_INDEX].serial.config.rx_bufsz = BSP_UART7_RX_BUFSIZE;
  1549. uart_obj[UART7_INDEX].serial.config.tx_bufsz = BSP_UART7_TX_BUFSIZE;
  1550. #ifdef BSP_UART7_RX_USING_DMA
  1551. uart_obj[UART7_INDEX].serial.config.dma_ping_bufsz = BSP_UART7_DMA_PING_BUFSIZE;
  1552. uart_obj[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  1553. static struct dma_config uart7_dma_rx = UART7_DMA_RX_CONFIG;
  1554. static struct hc32_uart_rxto uart7_rx_timeout = UART7_RXTO_CONFIG;
  1555. uart7_dma_rx.irq_callback = hc32_uart7_dma_rx_irq_handler;
  1556. uart7_rx_timeout.irq_callback = hc32_uart7_rxto_irq_handler;
  1557. uart_config[UART7_INDEX].rx_timeout = &uart7_rx_timeout;
  1558. uart_config[UART7_INDEX].dma_rx = &uart7_dma_rx;
  1559. #endif
  1560. #ifdef BSP_UART7_TX_USING_DMA
  1561. uart_obj[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  1562. static struct dma_config uart7_dma_tx = UART7_DMA_TX_CONFIG;
  1563. uart_config[UART7_INDEX].dma_tx = &uart7_dma_tx;
  1564. #endif
  1565. #endif
  1566. #ifdef BSP_USING_UART8
  1567. uart_obj[UART8_INDEX].uart_dma_flag = 0;
  1568. uart_obj[UART8_INDEX].serial.config = config;
  1569. uart_obj[UART8_INDEX].serial.config.rx_bufsz = BSP_UART8_RX_BUFSIZE;
  1570. uart_obj[UART8_INDEX].serial.config.tx_bufsz = BSP_UART8_TX_BUFSIZE;
  1571. #endif
  1572. #ifdef BSP_USING_UART9
  1573. uart_obj[UART9_INDEX].uart_dma_flag = 0;
  1574. uart_obj[UART9_INDEX].serial.config = config;
  1575. uart_obj[UART9_INDEX].serial.config.rx_bufsz = BSP_UART9_RX_BUFSIZE;
  1576. uart_obj[UART9_INDEX].serial.config.tx_bufsz = BSP_UART9_TX_BUFSIZE;
  1577. #endif
  1578. #ifdef BSP_USING_UART10
  1579. uart_obj[UART10_INDEX].uart_dma_flag = 0;
  1580. uart_obj[UART10_INDEX].serial.config = config;
  1581. uart_obj[UART10_INDEX].serial.config.rx_bufsz = BSP_UART10_RX_BUFSIZE;
  1582. uart_obj[UART10_INDEX].serial.config.tx_bufsz = BSP_UART10_TX_BUFSIZE;
  1583. #endif
  1584. }
  1585. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  1586. /**
  1587. * @brief This function gets uart irq handle.
  1588. * @param None
  1589. * @retval None
  1590. */
  1591. static void hc32_get_uart_callback(void)
  1592. {
  1593. #ifdef BSP_USING_UART1
  1594. uart_config[UART1_INDEX].rxerr_irq.irq_callback = hc32_uart1_rxerr_irq_handler;
  1595. uart_config[UART1_INDEX].rx_irq.irq_callback = hc32_uart1_rx_irq_handler;
  1596. uart_config[UART1_INDEX].tx_irq.irq_callback = hc32_uart1_tx_irq_handler;
  1597. struct hc32_uart_irq_config uart1_tc_irq = UART1_TX_CPLT_CONFIG;
  1598. uart_config[UART1_INDEX].tc_irq = uart1_tc_irq;
  1599. uart_config[UART1_INDEX].tc_irq.irq_callback = hc32_uart1_tc_irq_handler;
  1600. #endif
  1601. #ifdef BSP_USING_UART2
  1602. uart_config[UART2_INDEX].rxerr_irq.irq_callback = hc32_uart2_rxerr_irq_handler;
  1603. uart_config[UART2_INDEX].rx_irq.irq_callback = hc32_uart2_rx_irq_handler;
  1604. uart_config[UART2_INDEX].tx_irq.irq_callback = hc32_uart2_tx_irq_handler;
  1605. struct hc32_uart_irq_config uart2_tc_irq = UART2_TX_CPLT_CONFIG;
  1606. uart_config[UART2_INDEX].tc_irq = uart2_tc_irq;
  1607. uart_config[UART2_INDEX].tc_irq.irq_callback = hc32_uart2_tc_irq_handler;
  1608. #endif
  1609. #ifdef BSP_USING_UART3
  1610. uart_config[UART3_INDEX].rxerr_irq.irq_callback = hc32_uart3_rxerr_irq_handler;
  1611. uart_config[UART3_INDEX].rx_irq.irq_callback = hc32_uart3_rx_irq_handler;
  1612. uart_config[UART3_INDEX].tx_irq.irq_callback = hc32_uart3_tx_irq_handler;
  1613. struct hc32_uart_irq_config uart3_tc_irq = UART3_TX_CPLT_CONFIG;
  1614. uart_config[UART3_INDEX].tc_irq = uart3_tc_irq;
  1615. uart_config[UART3_INDEX].tc_irq.irq_callback = hc32_uart3_tc_irq_handler;
  1616. #endif
  1617. #ifdef BSP_USING_UART4
  1618. uart_config[UART4_INDEX].rxerr_irq.irq_callback = hc32_uart4_rxerr_irq_handler;
  1619. uart_config[UART4_INDEX].rx_irq.irq_callback = hc32_uart4_rx_irq_handler;
  1620. uart_config[UART4_INDEX].tx_irq.irq_callback = hc32_uart4_tx_irq_handler;
  1621. struct hc32_uart_irq_config uart4_tc_irq = UART4_TX_CPLT_CONFIG;
  1622. uart_config[UART4_INDEX].tc_irq = uart4_tc_irq;
  1623. uart_config[UART4_INDEX].tc_irq.irq_callback = hc32_uart4_tc_irq_handler;
  1624. #endif
  1625. #ifdef BSP_USING_UART5
  1626. uart_config[UART5_INDEX].rxerr_irq.irq_callback = hc32_uart5_rxerr_irq_handler;
  1627. uart_config[UART5_INDEX].rx_irq.irq_callback = hc32_uart5_rx_irq_handler;
  1628. uart_config[UART5_INDEX].tx_irq.irq_callback = hc32_uart5_tx_irq_handler;
  1629. struct hc32_uart_irq_config uart5_tc_irq = UART5_TX_CPLT_CONFIG;
  1630. uart_config[UART5_INDEX].tc_irq = uart5_tc_irq;
  1631. uart_config[UART5_INDEX].tc_irq.irq_callback = hc32_uart5_tc_irq_handler;
  1632. #endif
  1633. #ifdef BSP_USING_UART6
  1634. uart_config[UART6_INDEX].rxerr_irq.irq_callback = hc32_uart6_rxerr_irq_handler;
  1635. uart_config[UART6_INDEX].rx_irq.irq_callback = hc32_uart6_rx_irq_handler;
  1636. uart_config[UART6_INDEX].tx_irq.irq_callback = hc32_uart6_tx_irq_handler;
  1637. struct hc32_uart_irq_config uart6_tc_irq = UART6_TX_CPLT_CONFIG;
  1638. uart_config[UART6_INDEX].tc_irq = uart6_tc_irq;
  1639. uart_config[UART6_INDEX].tc_irq.irq_callback = hc32_uart6_tc_irq_handler;
  1640. #endif
  1641. #ifdef BSP_USING_UART7
  1642. uart_config[UART7_INDEX].rxerr_irq.irq_callback = hc32_uart7_rxerr_irq_handler;
  1643. uart_config[UART7_INDEX].rx_irq.irq_callback = hc32_uart7_rx_irq_handler;
  1644. uart_config[UART7_INDEX].tx_irq.irq_callback = hc32_uart7_tx_irq_handler;
  1645. struct hc32_uart_irq_config uart7_tc_irq = UART7_TX_CPLT_CONFIG;
  1646. uart_config[UART7_INDEX].tc_irq = uart7_tc_irq;
  1647. uart_config[UART7_INDEX].tc_irq.irq_callback = hc32_uart7_tc_irq_handler;
  1648. #endif
  1649. #ifdef BSP_USING_UART8
  1650. uart_config[UART8_INDEX].rxerr_irq.irq_callback = hc32_uart8_rxerr_irq_handler;
  1651. uart_config[UART8_INDEX].rx_irq.irq_callback = hc32_uart8_rx_irq_handler;
  1652. uart_config[UART8_INDEX].tx_irq.irq_callback = hc32_uart8_tx_irq_handler;
  1653. struct hc32_uart_irq_config uart8_tc_irq = UART8_TX_CPLT_CONFIG;
  1654. uart_config[UART8_INDEX].tc_irq = uart8_tc_irq;
  1655. uart_config[UART8_INDEX].tc_irq.irq_callback = hc32_uart8_tc_irq_handler;
  1656. #endif
  1657. #ifdef BSP_USING_UART9
  1658. uart_config[UART9_INDEX].rxerr_irq.irq_callback = hc32_uart9_rxerr_irq_handler;
  1659. uart_config[UART9_INDEX].rx_irq.irq_callback = hc32_uart9_rx_irq_handler;
  1660. uart_config[UART9_INDEX].tx_irq.irq_callback = hc32_uart9_tx_irq_handler;
  1661. struct hc32_uart_irq_config uart9_tc_irq = UART9_TX_CPLT_CONFIG;
  1662. uart_config[UART9_INDEX].tc_irq = uart9_tc_irq;
  1663. uart_config[UART9_INDEX].tc_irq.irq_callback = hc32_uart9_tc_irq_handler;
  1664. #endif
  1665. #ifdef BSP_USING_UART10
  1666. uart_config[UART10_INDEX].rxerr_irq.irq_callback = hc32_uart10_rxerr_irq_handler;
  1667. uart_config[UART10_INDEX].rx_irq.irq_callback = hc32_uart10_rx_irq_handler;
  1668. uart_config[UART10_INDEX].tx_irq.irq_callback = hc32_uart10_tx_irq_handler;
  1669. struct hc32_uart_irq_config uart10_tc_irq = UART10_TX_CPLT_CONFIG;
  1670. uart_config[UART10_INDEX].tc_irq = uart10_tc_irq;
  1671. uart_config[UART10_INDEX].tc_irq.irq_callback = hc32_uart10_tc_irq_handler;
  1672. #endif
  1673. }
  1674. #elif defined (HC32F448) || defined (HC32F472) || defined (HC32F334)
  1675. /**
  1676. * @brief This function gets uart irq handle.
  1677. * @param None
  1678. * @retval None
  1679. */
  1680. static void hc32_get_uart_callback(void)
  1681. {
  1682. #ifdef BSP_USING_UART1
  1683. struct hc32_uart_irq_config uart1_tc_irq = UART1_TX_CPLT_CONFIG;
  1684. uart_config[UART1_INDEX].tc_irq = uart1_tc_irq;
  1685. uart_config[UART1_INDEX].tc_irq.irq_callback = hc32_uart1_tc_irq_handler;
  1686. #endif
  1687. #ifdef BSP_USING_UART2
  1688. struct hc32_uart_irq_config uart2_tc_irq = UART2_TX_CPLT_CONFIG;
  1689. uart_config[UART2_INDEX].tc_irq = uart2_tc_irq;
  1690. uart_config[UART2_INDEX].tc_irq.irq_callback = hc32_uart2_tc_irq_handler;
  1691. #endif
  1692. #ifdef BSP_USING_UART3
  1693. struct hc32_uart_irq_config uart3_tc_irq = UART3_TX_CPLT_CONFIG;
  1694. uart_config[UART3_INDEX].tc_irq = uart3_tc_irq;
  1695. uart_config[UART3_INDEX].tc_irq.irq_callback = hc32_uart3_tc_irq_handler;
  1696. #endif
  1697. #ifdef BSP_USING_UART4
  1698. struct hc32_uart_irq_config uart4_tc_irq = UART4_TX_CPLT_CONFIG;
  1699. uart_config[UART4_INDEX].tc_irq = uart4_tc_irq;
  1700. uart_config[UART4_INDEX].tc_irq.irq_callback = hc32_uart4_tc_irq_handler;
  1701. #endif
  1702. #ifdef BSP_USING_UART5
  1703. struct hc32_uart_irq_config uart5_tc_irq = UART5_TX_CPLT_CONFIG;
  1704. uart_config[UART5_INDEX].tc_irq = uart5_tc_irq;
  1705. uart_config[UART5_INDEX].tc_irq.irq_callback = hc32_uart5_tc_irq_handler;
  1706. #endif
  1707. #ifdef BSP_USING_UART6
  1708. struct hc32_uart_irq_config uart6_tc_irq = UART6_TX_CPLT_CONFIG;
  1709. uart_config[UART6_INDEX].tc_irq = uart6_tc_irq;
  1710. uart_config[UART6_INDEX].tc_irq.irq_callback = hc32_uart6_tc_irq_handler;
  1711. #endif
  1712. }
  1713. #endif /* HC32F448, HC32F472 */
  1714. static const struct rt_uart_ops hc32_uart_ops =
  1715. {
  1716. .configure = hc32_configure,
  1717. .control = hc32_control,
  1718. .putc = hc32_putc,
  1719. .getc = hc32_getc,
  1720. .transmit = hc32_transmit
  1721. };
  1722. int rt_hw_usart_init(void)
  1723. {
  1724. rt_err_t result = RT_EOK;
  1725. rt_size_t obj_num = sizeof(uart_obj) / sizeof(struct hc32_uart);
  1726. hc32_uart_get_info();
  1727. hc32_get_uart_callback();
  1728. for (int i = 0; i < obj_num; i++)
  1729. {
  1730. /* init UART object */
  1731. uart_obj[i].serial.ops = &hc32_uart_ops;
  1732. uart_obj[i].config = &uart_config[i];
  1733. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  1734. /* register the handle */
  1735. hc32_install_irq_handler(&uart_config[i].rxerr_irq.irq_config, uart_config[i].rxerr_irq.irq_callback, RT_FALSE);
  1736. #endif
  1737. #ifdef RT_SERIAL_USING_DMA
  1738. if (uart_obj[i].uart_dma_flag & RT_DEVICE_FLAG_DMA_RX)
  1739. {
  1740. hc32_install_irq_handler(&uart_config[i].dma_rx->irq_config, uart_config[i].dma_rx->irq_callback, RT_FALSE);
  1741. #if defined (HC32F460) || defined (HC32F4A0) || defined (HC32F4A8)
  1742. hc32_install_irq_handler(&uart_config[i].rx_timeout->irq_config, uart_config[i].rx_timeout->irq_callback, RT_FALSE);
  1743. #endif
  1744. }
  1745. if (uart_obj[i].uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  1746. {
  1747. hc32_install_irq_handler(&uart_config[i].tc_irq.irq_config, uart_config[i].tc_irq.irq_callback, RT_FALSE);
  1748. }
  1749. #endif
  1750. /* register UART device */
  1751. result = rt_hw_serial_register(&uart_obj[i].serial,
  1752. uart_obj[i].config->name,
  1753. (RT_DEVICE_FLAG_RDWR |
  1754. uart_obj[i].uart_dma_flag),
  1755. &uart_obj[i]);
  1756. RT_ASSERT(result == RT_EOK);
  1757. }
  1758. return result;
  1759. }
  1760. #endif
  1761. #endif /* RT_USING_SERIAL_V2 */
  1762. /*******************************************************************************
  1763. * EOF (not truncated)
  1764. ******************************************************************************/