board.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665
  1. /*
  2. * Copyright (c) 2023-2025 HPMicro
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. *
  6. */
  7. #ifndef _HPM_BOARD_H
  8. #define _HPM_BOARD_H
  9. #include <stdio.h>
  10. #include "hpm_common.h"
  11. #include "hpm_clock_drv.h"
  12. #include "hpm_soc.h"
  13. #include "hpm_soc_feature.h"
  14. #include "hpm_trgm_drv.h"
  15. #include "pinmux.h"
  16. #if !defined(CONFIG_NDEBUG_CONSOLE) || !CONFIG_NDEBUG_CONSOLE
  17. #include "hpm_debug_console.h"
  18. #endif
  19. #define BOARD_NAME "hpm6200evk"
  20. #define BOARD_UF2_SIGNATURE (0x0A4D5048UL)
  21. #define SEC_CORE_IMG_START CORE1_ILM_LOCAL_BASE
  22. #ifndef BOARD_RUNNING_CORE
  23. #define BOARD_RUNNING_CORE HPM_CORE0
  24. #endif
  25. /* uart section */
  26. #ifndef BOARD_APP_UART_BASE
  27. #define BOARD_APP_UART_BASE HPM_UART2
  28. #define BOARD_APP_UART_IRQ IRQn_UART2
  29. #define BOARD_APP_UART_BAUDRATE (115200UL)
  30. #define BOARD_APP_UART_CLK_NAME clock_uart2
  31. #define BOARD_APP_UART_RX_DMA_REQ HPM_DMA_SRC_UART2_RX
  32. #define BOARD_APP_UART_TX_DMA_REQ HPM_DMA_SRC_UART2_TX
  33. #endif
  34. #define BOARD_APP_UART_BREAK_SIGNAL_PIN IOC_PAD_PB02
  35. /* uart lin sample section */
  36. #define BOARD_UART_LIN BOARD_APP_UART_BASE
  37. #define BOARD_UART_LIN_IRQ BOARD_APP_UART_IRQ
  38. #define BOARD_UART_LIN_CLK_NAME BOARD_APP_UART_CLK_NAME
  39. #define BOARD_UART_LIN_TX_PORT GPIO_DI_GPIOC
  40. #define BOARD_UART_LIN_TX_PIN (26U) /* PC26 should align with used pin in pinmux configuration */
  41. #if !defined(CONFIG_NDEBUG_CONSOLE) || !CONFIG_NDEBUG_CONSOLE
  42. #ifndef BOARD_CONSOLE_TYPE
  43. #define BOARD_CONSOLE_TYPE CONSOLE_TYPE_UART
  44. #endif
  45. #if BOARD_CONSOLE_TYPE == CONSOLE_TYPE_UART
  46. #ifndef BOARD_CONSOLE_UART_BASE
  47. #if BOARD_RUNNING_CORE == HPM_CORE0
  48. #define BOARD_CONSOLE_UART_BASE HPM_UART0
  49. #define BOARD_CONSOLE_UART_CLK_NAME clock_uart0
  50. #define BOARD_CONSOLE_UART_IRQ IRQn_UART0
  51. #define BOARD_CONSOLE_UART_TX_DMA_REQ HPM_DMA_SRC_UART0_TX
  52. #define BOARD_CONSOLE_UART_RX_DMA_REQ HPM_DMA_SRC_UART0_RX
  53. #else
  54. #define BOARD_CONSOLE_UART_BASE HPM_UART2
  55. #define BOARD_CONSOLE_UART_CLK_NAME clock_uart2
  56. #define BOARD_CONSOLE_UART_IRQ IRQn_UART2
  57. #define BOARD_CONSOLE_UART_TX_DMA_REQ HPM_DMA_SRC_UART2_TX
  58. #define BOARD_CONSOLE_UART_RX_DMA_REQ HPM_DMA_SRC_UART2_RX
  59. #endif
  60. #endif
  61. #define BOARD_CONSOLE_UART_BAUDRATE (115200UL)
  62. #endif
  63. #endif
  64. /* uart microros sample section */
  65. #define BOARD_MICROROS_UART_BASE BOARD_APP_UART_BASE
  66. #define BOARD_MICROROS_UART_IRQ BOARD_APP_UART_IRQ
  67. #define BOARD_MICROROS_UART_CLK_NAME BOARD_APP_UART_CLK_NAME
  68. /* rtthread-nano finsh section */
  69. #define BOARD_RT_CONSOLE_BASE BOARD_CONSOLE_UART_BASE
  70. #define BOARD_RT_CONSOLE_CLK_NAME BOARD_CONSOLE_UART_CLK_NAME
  71. #define BOARD_RT_CONSOLE_IRQ BOARD_CONSOLE_UART_IRQ
  72. /* usb cdc acm uart section */
  73. #define BOARD_USB_CDC_ACM_UART BOARD_APP_UART_BASE
  74. #define BOARD_USB_CDC_ACM_UART_CLK_NAME BOARD_APP_UART_CLK_NAME
  75. #define BOARD_USB_CDC_ACM_UART_TX_DMA_SRC BOARD_APP_UART_TX_DMA_REQ
  76. #define BOARD_USB_CDC_ACM_UART_RX_DMA_SRC BOARD_APP_UART_RX_DMA_REQ
  77. /* modbus sample section */
  78. #define BOARD_MODBUS_UART_BASE BOARD_APP_UART_BASE
  79. #define BOARD_MODBUS_UART_CLK_NAME BOARD_APP_UART_CLK_NAME
  80. #define BOARD_MODBUS_UART_RX_DMA_REQ BOARD_APP_UART_RX_DMA_REQ
  81. #define BOARD_MODBUS_UART_TX_DMA_REQ BOARD_APP_UART_TX_DMA_REQ
  82. /* sdm section */
  83. #define BOARD_SDM HPM_SDM
  84. #define BOARD_SDM_IRQ IRQn_SDFM
  85. #define BOARD_SDM_CHANNEL 3
  86. #define BOARD_SDM_TRGM HPM_TRGM3
  87. #define BOARD_SDM_TRGM_GPTMR HPM_GPTMR3
  88. #define BOARD_SDM_TRGM_GPTMR_CLK clock_gptmr3
  89. #define BOARD_SDM_TRGM_GPTMR_CH 2
  90. #define BOARD_SDM_TRGM_INPUT_SRC HPM_TRGM3_INPUT_SRC_GPTMR3_OUT2
  91. #define BOARD_SDM_TRGM_OUTPUT_DST HPM_TRGM3_OUTPUT_SRC_SDFM_TRG15
  92. #define BOARD_SDM_TRGM_SYNC_SRC (15)
  93. /* lin section */
  94. #define BOARD_LIN HPM_LIN0
  95. #define BOARD_LIN_CLK_NAME clock_lin0
  96. #define BOARD_LIN_IRQ IRQn_LIN0
  97. #define BOARD_LIN_BAUDRATE (19200U)
  98. /* nor flash section */
  99. #define BOARD_FLASH_BASE_ADDRESS (0x80000000UL)
  100. #define BOARD_FLASH_SIZE (16 * SIZE_1MB)
  101. /* i2c section */
  102. #define BOARD_APP_I2C_BASE HPM_I2C3
  103. #define BOARD_APP_I2C_IRQ IRQn_I2C3
  104. #define BOARD_APP_I2C_CLK_NAME clock_i2c3
  105. #define BOARD_APP_I2C_DMA HPM_HDMA
  106. #define BOARD_APP_I2C_DMAMUX HPM_DMAMUX
  107. #define BOARD_APP_I2C_DMA_SRC HPM_DMA_SRC_I2C3
  108. #define BOARD_I2C_GPIO_CTRL HPM_GPIO0
  109. #define BOARD_I2C_SCL_GPIO_INDEX GPIO_DO_GPIOB
  110. #define BOARD_I2C_SCL_GPIO_PIN 20
  111. #define BOARD_I2C_SDA_GPIO_INDEX GPIO_DO_GPIOB
  112. #define BOARD_I2C_SDA_GPIO_PIN 21
  113. /* ACMP desction */
  114. #define BOARD_ACMP HPM_ACMP
  115. #define BOARD_ACMP_CLK clock_acmp0
  116. #define BOARD_ACMP_CHANNEL ACMP_CHANNEL_CHN1
  117. #define BOARD_ACMP_IRQ IRQn_ACMP_1
  118. #define BOARD_ACMP_PLUS_INPUT ACMP_INPUT_DAC_OUT /* use internal DAC */
  119. #define BOARD_ACMP_MINUS_INPUT ACMP_INPUT_ANALOG_5 /* align with used pin */
  120. /* dma section */
  121. #define BOARD_APP_XDMA HPM_XDMA
  122. #define BOARD_APP_HDMA HPM_HDMA
  123. #define BOARD_APP_XDMA_IRQ IRQn_XDMA
  124. #define BOARD_APP_HDMA_IRQ IRQn_HDMA
  125. #define BOARD_APP_DMAMUX HPM_DMAMUX
  126. #define TEST_DMA_CONTROLLER HPM_XDMA
  127. #define TEST_DMA_IRQ IRQn_XDMA
  128. /* gptmr section */
  129. #define BOARD_GPTMR HPM_GPTMR1
  130. #define BOARD_GPTMR_IRQ IRQn_GPTMR1
  131. #define BOARD_GPTMR_CHANNEL 0
  132. #define BOARD_GPTMR_DMA_SRC HPM_DMA_SRC_GPTMR1_0
  133. #define BOARD_GPTMR_CLK_NAME clock_gptmr1
  134. #define BOARD_GPTMR_PWM HPM_GPTMR1
  135. #define BOARD_GPTMR_PWM_CHANNEL 0
  136. #define BOARD_GPTMR_PWM_DMA_SRC HPM_DMA_SRC_GPTMR1_0
  137. #define BOARD_GPTMR_PWM_CLK_NAME clock_gptmr1
  138. #define BOARD_GPTMR_PWM_IRQ IRQn_GPTMR1
  139. #define BOARD_GPTMR_PWM_SYNC HPM_GPTMR1
  140. #define BOARD_GPTMR_PWM_SYNC_CHANNEL 1
  141. #define BOARD_GPTMR_PWM_SYNC_CLK_NAME clock_gptmr1
  142. /* pinmux section */
  143. #define USING_GPIO0_FOR_GPIOZ
  144. #ifndef USING_GPIO0_FOR_GPIOZ
  145. #define BOARD_APP_GPIO_CTRL HPM_BGPIO
  146. #define BOARD_APP_GPIO_IRQ IRQn_BGPIO
  147. #else
  148. #define BOARD_APP_GPIO_CTRL HPM_GPIO0
  149. #define BOARD_APP_GPIO_IRQ IRQn_GPIO0_Z
  150. #endif
  151. /* gpiom section */
  152. #define BOARD_APP_GPIOM_BASE HPM_GPIOM
  153. #define BOARD_APP_GPIOM_USING_CTRL HPM_FGPIO
  154. #define BOARD_APP_GPIOM_USING_CTRL_NAME gpiom_core0_fast
  155. /* spi section */
  156. #define BOARD_APP_SPI_BASE HPM_SPI1
  157. #define BOARD_APP_SPI_CLK_NAME clock_spi1
  158. #define BOARD_APP_SPI_IRQ IRQn_SPI1
  159. #define BOARD_APP_SPI_SCLK_FREQ (20000000UL)
  160. #define BOARD_APP_SPI_ADDR_LEN_IN_BYTES (1U)
  161. #define BOARD_APP_SPI_DATA_LEN_IN_BITS (8U)
  162. #define BOARD_APP_SPI_RX_DMA HPM_DMA_SRC_SPI1_RX
  163. #define BOARD_APP_SPI_TX_DMA HPM_DMA_SRC_SPI1_TX
  164. #define BOARD_SPI_CS_GPIO_CTRL HPM_GPIO0
  165. #define BOARD_SPI_CS_PIN IOC_PAD_PB02
  166. #define BOARD_SPI_CS_ACTIVE_LEVEL (0U)
  167. /* Flash section */
  168. #define BOARD_APP_XPI_NOR_XPI_BASE (HPM_XPI0)
  169. #define BOARD_APP_XPI_NOR_CFG_OPT_HDR (0xfcf90001U)
  170. #define BOARD_APP_XPI_NOR_CFG_OPT_OPT0 (0x00000005U)
  171. #define BOARD_APP_XPI_NOR_CFG_OPT_OPT1 (0x00001000U)
  172. /* ADC section */
  173. #define BOARD_APP_ADC16_NAME "ADC0"
  174. #define BOARD_APP_ADC16_BASE HPM_ADC0
  175. #define BOARD_APP_ADC16_IRQn IRQn_ADC0
  176. #define BOARD_APP_ADC16_CH_1 (8U)
  177. #define BOARD_APP_ADC16_CLK_NAME (clock_adc0)
  178. #define BOARD_APP_ADC16_CLK_BUS (clk_adc_src_ahb0)
  179. #define BOARD_APP_ADC16_HW_TRIG_SRC_CLK_NAME clock_mot0
  180. #define BOARD_APP_ADC16_HW_TRIG_SRC HPM_PWM0
  181. #define BOARD_APP_ADC16_HW_TRGM HPM_TRGM0
  182. #define BOARD_APP_ADC16_HW_TRGM_IN HPM_TRGM0_INPUT_SRC_PWM0_CH8REF
  183. #define BOARD_APP_ADC16_HW_TRGM_OUT_SEQ TRGM_TRGOCFG_ADC0_STRGI
  184. #define BOARD_APP_ADC16_HW_TRGM_OUT_PMT TRGM_TRGOCFG_ADCX_PTRGI0A
  185. #define BOARD_APP_ADC16_PMT_TRIG_CH ADC16_CONFIG_TRG0A
  186. /* DAC section */
  187. #define BOARD_DAC_BASE HPM_DAC0
  188. #define BOARD_DAC_IRQn IRQn_DAC0
  189. #define BOARD_APP_DAC_CLOCK_NAME clock_dac0
  190. /* CAN section */
  191. #define BOARD_APP_CAN_BASE HPM_MCAN0
  192. #define BOARD_APP_CAN_IRQn IRQn_MCAN0
  193. /*
  194. * timer for board delay
  195. */
  196. #define BOARD_DELAY_TIMER (HPM_GPTMR3)
  197. #define BOARD_DELAY_TIMER_CH 0
  198. #define BOARD_DELAY_TIMER_CLK_NAME (clock_gptmr3)
  199. #define BOARD_CALLBACK_TIMER (HPM_GPTMR3)
  200. #define BOARD_CALLBACK_TIMER_CH 1
  201. #define BOARD_CALLBACK_TIMER_IRQ IRQn_GPTMR3
  202. #define BOARD_CALLBACK_TIMER_CLK_NAME (clock_gptmr3)
  203. /*BLDC pwm*/
  204. /*PWM define*/
  205. #define BOARD_BLDCPWM HPM_PWM0
  206. #define BOARD_BLDC_UH_PWM_OUTPIN (0U)
  207. #define BOARD_BLDC_UL_PWM_OUTPIN (1U)
  208. #define BOARD_BLDC_VH_PWM_OUTPIN (2U)
  209. #define BOARD_BLDC_VL_PWM_OUTPIN (3U)
  210. #define BOARD_BLDC_WH_PWM_OUTPIN (4U)
  211. #define BOARD_BLDC_WL_PWM_OUTPIN (5U)
  212. #define BOARD_BLDCPWM_TRGM HPM_TRGM0
  213. #define BOARD_BLDCAPP_PWM_IRQ IRQn_PWM0
  214. #define BOARD_BLDCPWM_CMP_INDEX_0 (0U)
  215. #define BOARD_BLDCPWM_CMP_INDEX_1 (1U)
  216. #define BOARD_BLDCPWM_CMP_INDEX_2 (2U)
  217. #define BOARD_BLDCPWM_CMP_INDEX_3 (3U)
  218. #define BOARD_BLDCPWM_CMP_INDEX_4 (4U)
  219. #define BOARD_BLDCPWM_CMP_INDEX_5 (5U)
  220. #define BOARD_BLDCPWM_CMP_INDEX_6 (6U)
  221. #define BOARD_BLDCPWM_CMP_INDEX_7 (7U)
  222. #define BOARD_BLDCPWM_CMP_TRIG_CMP (15U)
  223. /*HALL define*/
  224. #define BOARD_BLDC_HALL_BASE HPM_HALL0
  225. #define BOARD_BLDC_HALL_TRGM HPM_TRGM0
  226. #define BOARD_BLDC_HALL_IRQ IRQn_HALL0
  227. #define BOARD_BLDC_HALL_TRGM_HALL_U_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P6
  228. #define BOARD_BLDC_HALL_TRGM_HALL_V_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P7
  229. #define BOARD_BLDC_HALL_TRGM_HALL_W_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P8
  230. /**< The default value is 0. When this value is defined, it means that the development board wiring sequence is different from the others. */
  231. #define BOARD_BLDC_HALL_DIR_INV (1)
  232. #define BOARD_BLDC_HALL_MOTOR_PHASE_COUNT_PER_REV (1000U)
  233. /*QEI*/
  234. #define BOARD_BLDC_QEI_BASE HPM_QEI0
  235. #define BOARD_BLDC_QEI_IRQ IRQn_QEI0
  236. #define BOARD_BLDC_QEI_TRGM HPM_TRGM0
  237. #define BOARD_BLDC_QEI_TRGM_QEI_A_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P6
  238. #define BOARD_BLDC_QEI_TRGM_QEI_B_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P7
  239. #define BOARD_BLDC_QEI_MOTOR_PHASE_COUNT_PER_REV (16U)
  240. #define BOARD_BLDC_QEI_CLOCK_SOURCE clock_mot0
  241. #define BOARD_BLDC_QEI_FOC_PHASE_COUNT_PER_REV (4000U)
  242. /*Timer define*/
  243. #define BOARD_BLDC_TMR_1MS HPM_GPTMR2
  244. #define BOARD_BLDC_TMR_CH 0
  245. #define BOARD_BLDC_TMR_CMP 0
  246. #define BOARD_BLDC_TMR_IRQ IRQn_GPTMR2
  247. #define BOARD_BLDC_TMR_CLOCK clock_gptmr2
  248. #define BOARD_BLDC_TMR_RELOAD (100000U)
  249. /* BLDC PARAM */
  250. #define BOARD_BLDC_BLOCK_SPEED_KP (0.0005f)
  251. #define BOARD_BLDC_BLOCK_SPEED_KI (0.000009f)
  252. #define BOARD_BLDC_SW_FOC_SPEED_LOOP_SPEED_KP (0.0074f)
  253. #define BOARD_BLDC_SW_FOC_SPEED_LOOP_SPEED_KI (0.0001f)
  254. #define BOARD_BLDC_SW_FOC_POSITION_LOOP_SPEED_KP (0.05f)
  255. #define BOARD_BLDC_SW_FOC_POSITION_LOOP_SPEED_KI (0.001f)
  256. #define BOARD_BLDC_SW_FOC_POSITION_KP (154.7f)
  257. #define BOARD_BLDC_SW_FOC_POSITION_KI (0.113f)
  258. #define BOARD_BLDC_HFI_SPEED_LOOP_KP (40.0f)
  259. #define BOARD_BLDC_HFI_SPEED_LOOP_KI (0.015f)
  260. #define BOARD_BLDC_HFI_PLL_KP (10.0f)
  261. #define BOARD_BLDC_HFI_PLL_KI (1.0f)
  262. /*adc*/
  263. #define BOARD_BLDC_ADC_MODULE ADCX_MODULE_ADC16
  264. #define BOARD_BLDC_ADC_U_BASE HPM_ADC0
  265. #define BOARD_BLDC_ADC_V_BASE HPM_ADC1
  266. #define BOARD_BLDC_ADC_W_BASE HPM_ADC2
  267. #define BOARD_BLDC_ADC_TRIG_FLAG adc16_event_trig_complete
  268. #define BOARD_BLDC_ADC_CH_U (11U)
  269. #define BOARD_BLDC_ADC_CH_V (9U)
  270. #define BOARD_BLDC_ADC_CH_W (4U)
  271. #define BOARD_BLDC_ADC_IRQn IRQn_ADC0
  272. #define BOARD_BLDC_ADC_PMT_DMA_SIZE_IN_4BYTES (ADC_SOC_PMT_MAX_DMA_BUFF_LEN_IN_4BYTES)
  273. #define BOARD_BLDC_ADC_TRG ADC16_CONFIG_TRG0A
  274. #define BOARD_BLDC_ADC_PREEMPT_TRIG_LEN (1U)
  275. #define BOARD_BLDC_PWM_TRIG_CMP_INDEX (8U)
  276. #define BOARD_BLDC_TRG_ADC TRGM_TRGOCFG_ADCX_PTRGI0A
  277. #define BOARD_BLDC_PWM_TRG_ADC HPM_TRGM0_INPUT_SRC_PWM0_CH8REF
  278. /*PLA*/
  279. #define BOARD_PLA_COUNTER HPM_PLA0
  280. #define BOARD_PLA_PWM_BASE HPM_PWM0
  281. #define BOARD_PLA_PWM_CLOCK_NAME clock_mot0
  282. #define BOARD_PLA_TRGM HPM_TRGM0
  283. #define BOARD_PLA_PWM_TRG (HPM_TRGM0_INPUT_SRC_PWM0_CH8REF)
  284. #define BOARD_PLA_IN_TRG_NUM (TRGM_TRGOCFG_PLA_IN0)
  285. #define BOARD_PLA_OUT_TRG (HPM_TRGM0_INPUT_SRC_PLA0_OUT0)
  286. #define BOARD_PLA_IO_TRG_NUM (TRGM_TRGOCFG_TRGM_OUT5)
  287. #define BOARD_PLA_PWM_CMP (8U)
  288. #define BOARD_PLA_PWM_CHN (8U)
  289. #define BOARD_PLA_PWM_IN_CHN pla_filter1_inchn0
  290. #define BOARD_PLA_LEVEL1_FILTER_IN_END pla_filter1_inchn7
  291. #define BOARD_PLA_LEVEL1_FILTER_OUT_END pla_filter1_outchn7
  292. /* APP PWM */
  293. #define BOARD_APP_PWM HPM_PWM0
  294. #define BOARD_APP_PWM_CLOCK_NAME clock_mot0
  295. #define BOARD_APP_PWM_OUT1 0
  296. #define BOARD_APP_PWM_OUT2 1
  297. #define BOARD_APP_TRGM HPM_TRGM0
  298. #define BOARD_APP_PWM_IRQ IRQn_PWM0
  299. #define BOARD_APP_TRGM_PWM_OUTPUT TRGM_TRGOCFG_PWM_SYNCI
  300. /* APP HRPWM */
  301. #define BOARD_APP_HRPWM HPM_PWM1
  302. #define BOARD_APP_HRPWM_CLOCK_NAME clock_mot1
  303. #define BOARD_APP_HRPWM_OUT1 0
  304. #define BOARD_APP_HRPWM_OUT2 2
  305. #define BOARD_APP_HRPWM_TRGM HPM_TRGM1
  306. #define BOARD_APP_HRPWM_FAULT_CAP_CMP_INDEX (15U)
  307. #define BOARD_APP_HRPWM_IRQ IRQn_PWM1
  308. #define BOARD_APP_HRPWM_FAULT_TRGM_SRC HPM_TRGM0_INPUT_SRC_DEBUG_FLAG
  309. #define BOARD_APP_HRPWM_FAULT_TRGM_OUT TRGM_TRGOCFG_PWM_IN15
  310. #define BOARD_CPU_FREQ (600000000UL)
  311. /* LED */
  312. #define BOARD_R_GPIO_CTRL HPM_GPIO0
  313. #define BOARD_R_GPIO_INDEX GPIO_DI_GPIOA
  314. #define BOARD_R_GPIO_PIN 27
  315. #define BOARD_G_GPIO_CTRL HPM_GPIO0
  316. #define BOARD_G_GPIO_INDEX GPIO_DI_GPIOB
  317. #define BOARD_G_GPIO_PIN 1
  318. #define BOARD_B_GPIO_CTRL HPM_GPIO0
  319. #define BOARD_B_GPIO_INDEX GPIO_DI_GPIOB
  320. #define BOARD_B_GPIO_PIN 19
  321. #define BOARD_LED_GPIO_CTRL BOARD_G_GPIO_CTRL
  322. #define BOARD_LED_GPIO_INDEX BOARD_G_GPIO_INDEX
  323. #define BOARD_LED_GPIO_PIN BOARD_G_GPIO_PIN
  324. #define BOARD_LED_OFF_LEVEL 0
  325. #define BOARD_LED_ON_LEVEL !BOARD_LED_OFF_LEVEL
  326. #define BOARD_LED_TOGGLE_RGB 1
  327. /* Key Section */
  328. #define BOARD_APP_GPIO_INDEX GPIO_DI_GPIOZ
  329. #define BOARD_APP_GPIO_PIN 2
  330. #define BOARD_BUTTON_PRESSED_VALUE 0
  331. /* RGB LED Section */
  332. #define BOARD_RED_PWM_IRQ IRQn_PWM3
  333. #define BOARD_RED_PWM HPM_PWM3
  334. #define BOARD_RED_PWM_OUT 7
  335. #define BOARD_RED_PWM_CMP 8
  336. #define BOARD_RED_PWM_CMP_INITIAL_ZERO true
  337. #define BOARD_RED_PWM_CLOCK_NAME clock_mot3
  338. #define BOARD_GREEN_PWM_IRQ IRQn_PWM1
  339. #define BOARD_GREEN_PWM HPM_PWM1
  340. #define BOARD_GREEN_PWM_OUT 1
  341. #define BOARD_GREEN_PWM_CMP 8
  342. #define BOARD_GREEN_PWM_CMP_INITIAL_ZERO true
  343. #define BOARD_GREEN_PWM_CLOCK_NAME clock_mot1
  344. #define BOARD_BLUE_PWM_IRQ IRQn_PWM0
  345. #define BOARD_BLUE_PWM HPM_PWM0
  346. #define BOARD_BLUE_PWM_OUT 7
  347. #define BOARD_BLUE_PWM_CMP 8
  348. #define BOARD_BLUE_PWM_CMP_INITIAL_ZERO true
  349. #define BOARD_BLUE_PWM_CLOCK_NAME clock_mot0
  350. #define BOARD_RGB_RED 0
  351. #define BOARD_RGB_GREEN (BOARD_RGB_RED + 1)
  352. #define BOARD_RGB_BLUE (BOARD_RGB_RED + 2)
  353. /* PLA TAMAGAWA*/
  354. #define PLA_TMGW_SPI HPM_SPI2
  355. #define PLA_TMGW_SPI_DMA BOARD_APP_HDMA
  356. #define PLA_TMGW_SPI_DMAMUX BOARD_APP_DMAMUX
  357. #define PLA_TMGW_SPI_RX_DMA_REQ HPM_DMA_SRC_SPI2_RX
  358. #define PLA_TMGW_SPI_TX_DMA_REQ HPM_DMA_SRC_SPI2_TX
  359. #define PLA_TMGW_SPI_RX_DMA_CH 0
  360. #define PLA_TMGW_SPI_TX_DMA_CH 1
  361. #define PLA_TMGW_SPI_RX_DMAMUX_CH DMA_SOC_CHN_TO_DMAMUX_CHN(PLA_TMGW_SPI_DMA, PLA_TMGW_SPI_RX_DMA_CH)
  362. #define PLA_TMGW_SPI_TX_DMAMUX_CH DMA_SOC_CHN_TO_DMAMUX_CHN(PLA_TMGW_SPI_DMA, PLA_TMGW_SPI_TX_DMA_CH)
  363. #define PLA_TMGW_SPI_CS_GPIO_CTRL HPM_GPIO0
  364. #define PLA_TMGW_SPI_CS_GPIO_INDEX GPIO_DI_GPIOB
  365. #define PLA_TMGW_SPI_CS_GPIO_PIN 30
  366. #define PLA_TMGW_DATA_DIR_GPIO_CTRL HPM_GPIO0
  367. #define PLA_TMGW_DATA_DIR_GPIO_INDEX GPIO_DI_GPIOB
  368. #define PLA_TMGW_DATA_DIR_GPIO_PIN 21
  369. #define PLA_TMGW_POWER_GPIO_CTRL HPM_GPIO0
  370. #define PLA_TMGW_POWER_GPIO_INDEX GPIO_DI_GPIOB
  371. #define PLA_TMGW_POWER_GPIO_PIN 31
  372. #define PLA_TMGW_SPI_485_DIR_TRG (HPM_TRGM0_INPUT_SRC_PLA0_OUT1)
  373. #define PLA_TMGW_SPI_485_DIR_TRGNUM (TRGM_TRGOCFG_TRGM_OUT1)
  374. #define PLA_TMGW_SPI_MOSI_DATA_TRG (HPM_TRGM0_INPUT_SRC_TRGM0_P3)
  375. #define PLA_TMGW_SPI_MOSI_DATA_TRGNUM (TRGM_TRGOCFG_PLA_IN3)
  376. #define PLA_TMGW_SPI_CS_TRG (TEST_MOTOR_PWM_TRG_PLA_TRG)
  377. #define PLA_TMGW_SPI_CS_TRGNUM (TRGM_TRGOCFG_TRGM_OUT0)
  378. #define PLA_TMGW_COUNTER HPM_PLA0
  379. #define PLA_TMGW_PWM_BASE HPM_PWM3
  380. #define PLA_TMGW_PWM_CLOCK_NAME clock_mot3
  381. #define PLA_TMGW_TRGM_CLK_IN_TRG (HPM_TRGM0_INPUT_SRC_TRGM3_OUTX0)
  382. #define PLA_TMGW_TRGM_CLK_To_PLA_TRGNUM (TRGM_TRGOCFG_PLA_IN0)
  383. #define PLA_TMGW_TRGM (HPM_TRGM0)
  384. #define PLA_TMGW_CLK_TRGM (HPM_TRGM3)
  385. #define PLA_TMGW_CLK_PWM_TRG (HPM_TRGM3_INPUT_SRC_PWM3_CH15REF)
  386. #define PLA_TMGW_CLK_TRG_NUM (TRGM_TRGOCFG_TRGM_OUTX0)
  387. #define PLA_TMGW_OUT_TRG (HPM_TRGM0_INPUT_SRC_PLA0_OUT0)
  388. #define PLA_TMGW_IO_TRG_NUM (TRGM_TRGOCFG_TRGM_OUT5)
  389. #define PLA_TMGW_PWM_CMP (15U)
  390. #define PLA_TMGW_PWM_CHN (15U)
  391. #define PLA_TMGW_PWM_SYNCI_TRG (HPM_TRGM0_INPUT_SRC_PLA0_OUT2)
  392. #define PLA_TMGW_PWM_SYNCI_TRGNUM (TRGM_TRGOCFG_TRGM_OUTX0)
  393. #define PLA_TMGW_PWM_SYNCI_IN_TRG (HPM_TRGM3_INPUT_SRC_TRGM0_OUTX0)
  394. #define PLA_TMGW_PWM_SYNCI_IN_TRGNUM (TRGM_TRGOCFG_PWM_SYNCI)
  395. #define PLA_TMGW_HALL_TIME_TRG (HPM_TRGM0_INPUT_SRC_PLA0_OUT2)
  396. #define PLA_TMGW_IN_MOTOR_TRG_NUM (TRGM_TRGOCFG_PLA_IN2)
  397. #define PLA_TMGW_QEI_BASE HPM_QEI0
  398. #define PLA_TMGW_QEI_TRGM HPM_TRGM0
  399. #define PLA_TMGW_QEI_TRGM_QEI_A_SRC HPM_TRGM0_INPUT_SRC_PLA0_OUT0
  400. #define PLA_TMGW_QEI_IRQ IRQn_QEI0
  401. #define PLA_TMGW_QEI_MOTOR_PHASE_COUNT_MAX (0xffffff)
  402. #define PLA_TMGW_QEI_TRGM_QEI_TRG0 HPM_TRGM0_INPUT_SRC_QEI0_TRGO
  403. #define PLA_TMGW_QEI_TRGM_QEI_PLA_IN TRGM_TRGOCFG_PLA_IN1
  404. #define PLA_TMGW_QEI_DMA BOARD_APP_HDMA
  405. #define PLA_TMGW_QEI_DMAMUX BOARD_APP_DMAMUX
  406. #define PLA_TMGW_QEI_DMAREQ HPM_DMA_SRC_MOT0_0
  407. #define PLA_TMGW_QEI_DMACH (2UL)
  408. #define PLA_TMGW_QEI_DMAMUX_CH DMA_SOC_CHN_TO_DMAMUX_CHN(PLA_TMGW_QEI_DMA, PLA_TMGW_QEI_DMACH)
  409. #define PLA_TMGW_HALL_BASE HPM_HALL0
  410. #define PLA_TMGW_HALL_TRGM HPM_TRGM0
  411. #define PLA_TMGW_HALL_DMA BOARD_APP_HDMA
  412. #define PLA_TMGW_HALL_DMAMUX BOARD_APP_DMAMUX
  413. #define PLA_TMGW_HALL_DMA_CH (3U)
  414. #define PLA_TMGW_HALL_DMAMUX_CH DMA_SOC_CHN_TO_DMAMUX_CHN(PLA_TMGW_HALL_DMA, PLA_TMGW_HALL_DMA_CH)
  415. #define PLA_TMGW_HALL_TRAN_SIZE (4U) /* four world */
  416. #define PLA_TMGW_HALL_DMA_REQ HPM_DMA_SRC_MOT0_1
  417. #define PLA_TMGW_DMA_LINK_NUM (25U)
  418. #define PLA_TMGW_DMA_LINK_TRGM HPM_TRGM0
  419. #define PLA_TMGW_DMA_LINK_DMA BOARD_APP_HDMA
  420. #define PLA_TMGW_DMA_LINK_DMAMUX BOARD_APP_DMAMUX
  421. #define PLA_TMGW_DMA_LINK_DMA_CH (4U)
  422. #define PLA_TMGW_DMA_LINK_DMAMUX_CH DMA_SOC_CHN_TO_DMAMUX_CHN(PLA_TMGW_DMA_LINK_DMA, PLA_TMGW_DMA_LINK_DMA_CH)
  423. #define PLA_TMGW_DMA_LINK_TRAN_SIZE (4U)
  424. #define PLA_TMGW_DMA_LINK_DMA_REQ HPM_DMA_SRC_MOT0_2
  425. #define PLA_TMGW_DMA_LINK_TRGM_INPUT HPM_TRGM0_INPUT_SRC_PLA0_OUT6
  426. /**
  427. * @brief Get adc phase current
  428. *
  429. */
  430. #define BOARD_BLDC_ADC_PHASE_CH_U (3U)
  431. #define BOARD_BLDC_ADC_PHASE_CH_V (4U)
  432. #define BOARD_BLDC_ADC_PHASE_CH_W (2U)
  433. #define BOARD_BLDC_ADC_PHASE_U_BASE HPM_ADC0
  434. #define BOARD_BLDC_ADC_PHASE_V_BASE HPM_ADC0
  435. #define BOARD_BLDC_ADC_PHASE_W_BASE HPM_ADC0
  436. #define BOARD_BLDC_ADC_PHASE_TRG ADC16_CONFIG_TRG0A
  437. #define BOARD_BLDC_ADC_PHASE_PREEMPT_TRIG_LEN (3)
  438. #define BOARD_BLDC_ADC_PHASE_IRQn IRQn_ADC0
  439. #define BOARD_BLDC_ADC_PHASE_TRIG_FLAG adc16_event_trig_complete
  440. #ifndef BOARD_SHOW_CLOCK
  441. #define BOARD_SHOW_CLOCK 1
  442. #endif
  443. #ifndef BOARD_SHOW_BANNER
  444. #define BOARD_SHOW_BANNER 1
  445. #endif
  446. /* FreeRTOS Definitions */
  447. #define BOARD_FREERTOS_TIMER HPM_GPTMR1
  448. #define BOARD_FREERTOS_TIMER_CHANNEL 1
  449. #define BOARD_FREERTOS_TIMER_IRQ IRQn_GPTMR1
  450. #define BOARD_FREERTOS_TIMER_CLK_NAME clock_gptmr1
  451. #define BOARD_FREERTOS_TICK_SRC_PWM HPM_PWM0
  452. #define BOARD_FREERTOS_TICK_SRC_PWM_IRQ IRQn_PWM0
  453. #define BOARD_FREERTOS_TICK_SRC_PWM_CLK_NAME clock_mot0
  454. #define BOARD_FREERTOS_LOWPOWER_TIMER HPM_PTMR
  455. #define BOARD_FREERTOS_LOWPOWER_TIMER_CHANNEL 1
  456. #define BOARD_FREERTOS_LOWPOWER_TIMER_IRQ IRQn_PTMR
  457. #define BOARD_FREERTOS_LOWPOWER_TIMER_CLK_NAME clock_ptmr
  458. /* Threadx Definitions */
  459. #define BOARD_THREADX_TIMER HPM_GPTMR1
  460. #define BOARD_THREADX_TIMER_CHANNEL 1
  461. #define BOARD_THREADX_TIMER_IRQ IRQn_GPTMR1
  462. #define BOARD_THREADX_TIMER_CLK_NAME clock_gptmr1
  463. #define BOARD_THREADX_LOWPOWER_TIMER HPM_PTMR
  464. #define BOARD_THREADX_LOWPOWER_TIMER_CHANNEL 1
  465. #define BOARD_THREADX_LOWPOWER_TIMER_IRQ IRQn_PTMR
  466. #define BOARD_THREADX_LOWPOWER_TIMER_CLK_NAME clock_ptmr
  467. /* uC/OS-III Definitions */
  468. #define BOARD_UCOS_TIMER HPM_GPTMR1
  469. #define BOARD_UCOS_TIMER_CHANNEL 1
  470. #define BOARD_UCOS_TIMER_IRQ IRQn_GPTMR1
  471. #define BOARD_UCOS_TIMER_CLK_NAME clock_gptmr1
  472. /* Tamper Section */
  473. #define BOARD_TAMP_ACTIVE_CH 4
  474. #define BOARD_TAMP_LOW_LEVEL_CH 6
  475. /* i2s over spi Section*/
  476. #define BOARD_I2S_SPI_CS_GPIO_CTRL HPM_GPIO0
  477. #define BOARD_I2S_SPI_CS_GPIO_INDEX GPIO_DI_GPIOB
  478. #define BOARD_I2S_SPI_CS_GPIO_PIN 31
  479. #define BOARD_I2S_SPI_CS_GPIO_PAD IOC_PAD_PB31
  480. #define BOARD_GPTMR_I2S_MCLK HPM_GPTMR1
  481. #define BOARD_GPTMR_I2S_MCLK_CHANNEL 0
  482. #define BOARD_GPTMR_I2S_MCLK_CLK_NAME clock_gptmr1
  483. #define BOARD_GPTMR_I2S_LRCK HPM_GPTMR1
  484. #define BOARD_GPTMR_I2S_LRCK_CHANNEL 1
  485. #define BOARD_GPTMR_I2S_LRCK_CLK_NAME clock_gptmr1
  486. #define BOARD_GPTMR_I2S_BCLK HPM_GPTMR1
  487. #define BOARD_GPTMR_I2S_BLCK_CHANNEL 2
  488. #define BOARD_GPTMR_I2S_BLCK_CLK_NAME clock_gptmr1
  489. #define BOARD_GPTMR_I2S_FINSH HPM_GPTMR1
  490. #define BOARD_GPTMR_I2S_FINSH_IRQ IRQn_GPTMR1
  491. #define BOARD_GPTMR_I2S_FINSH_CHANNEL 3
  492. #define BOARD_GPTMR_I2S_FINSH_CLK_NAME clock_gptmr1
  493. /* BGPR */
  494. #define BOARD_BGPR HPM_BGPR
  495. #define BOARD_APP_CLK_REF_PIN_NAME "J1[4] (PA14)"
  496. #define BOARD_APP_CLK_REF_CLK_NAME clock_ref0
  497. #if defined(__cplusplus)
  498. extern "C" {
  499. #endif /* __cplusplus */
  500. typedef void (*board_timer_cb)(void);
  501. void board_init(void);
  502. void board_init_console(void);
  503. void board_init_core1(void);
  504. void board_init_uart(UART_Type *ptr);
  505. uint32_t board_init_i2c_clock(I2C_Type *ptr);
  506. void board_init_i2c(I2C_Type *ptr);
  507. void board_init_can(MCAN_Type *ptr);
  508. void board_init_gpio_pins(void);
  509. void board_init_spi_pins(SPI_Type *ptr);
  510. void board_init_spi_pins_with_gpio_as_cs(SPI_Type *ptr);
  511. void board_write_spi_cs(uint32_t pin, uint8_t state);
  512. uint8_t board_get_led_gpio_off_level(void);
  513. uint8_t board_get_led_pwm_off_level(void);
  514. void board_init_led_pins(void);
  515. void board_disable_output_rgb_led(uint8_t color);
  516. void board_enable_output_rgb_led(uint8_t color);
  517. void board_init_rgb_pwm_pins(void);
  518. void board_led_write(uint8_t state);
  519. void board_led_toggle(void);
  520. /* Initialize SoC overall clocks */
  521. void board_init_clock(void);
  522. uint32_t board_init_spi_clock(SPI_Type *ptr);
  523. void board_init_lin_pins(LIN_Type *ptr);
  524. uint32_t board_init_lin_clock(LIN_Type *ptr);
  525. uint32_t board_init_adc_clock(void *ptr, bool clk_src_bus);
  526. void board_init_acmp_clock(ACMP_Type *ptr);
  527. uint32_t board_init_dac_clock(DAC_Type *ptr, bool clk_src_ahb);
  528. void board_init_adc16_pins(void);
  529. void board_init_acmp_pins(void);
  530. void board_init_dac_pins(DAC_Type *ptr);
  531. uint32_t board_init_can_clock(MCAN_Type *ptr);
  532. void board_init_usb(USB_Type *ptr);
  533. /*
  534. * @brief Initialize PMP and PMA for but not limited to the following purposes:
  535. * -- non-cacheable memory initialization
  536. */
  537. void board_init_pmp(void);
  538. void board_delay_us(uint32_t us);
  539. void board_delay_ms(uint32_t ms);
  540. void board_timer_create(uint32_t ms, board_timer_cb cb);
  541. void board_ungate_mchtmr_at_lp_mode(void);
  542. /* Initialize the UART clock */
  543. uint32_t board_init_uart_clock(UART_Type *ptr);
  544. void board_init_gptmr_channel_pin(GPTMR_Type *ptr, uint32_t channel, bool as_comp);
  545. void board_init_clk_ref_pin(void);
  546. uint32_t board_init_gptmr_clock(GPTMR_Type *ptr);
  547. #if defined(__cplusplus)
  548. }
  549. #endif /* __cplusplus */
  550. #endif /* _HPM_BOARD_H */