board.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840
  1. /*
  2. * Copyright (c) 2024 HPMicro
  3. *
  4. * SPDX-License-Identifier: BSD-3-Clause
  5. *
  6. */
  7. #ifndef _HPM_BOARD_H
  8. #define _HPM_BOARD_H
  9. #include <stdio.h>
  10. #include "hpm_common.h"
  11. #include "hpm_soc.h"
  12. #include "hpm_soc_feature.h"
  13. #include "hpm_clock_drv.h"
  14. #include "hpm_lobs_drv.h"
  15. #include "hpm_trgm_drv.h"
  16. #include "pinmux.h"
  17. #if !defined(CONFIG_NDEBUG_CONSOLE) || !CONFIG_NDEBUG_CONSOLE
  18. #include "hpm_debug_console.h"
  19. #endif
  20. #define BOARD_NAME "hpm6e00evk"
  21. #define BOARD_UF2_SIGNATURE (0x0A4D5048UL)
  22. #define BOARD_CPU_FREQ (600000000UL)
  23. #define SEC_CORE_IMG_START CORE1_ILM_LOCAL_BASE
  24. #ifndef BOARD_RUNNING_CORE
  25. #define BOARD_RUNNING_CORE HPM_CORE0
  26. #endif
  27. /* ACMP desction */
  28. #define BOARD_ACMP HPM_ACMP0
  29. #define BOARD_ACMP_CLK clock_acmp0
  30. #define BOARD_ACMP_CHANNEL ACMP_CHANNEL_CHN1
  31. #define BOARD_ACMP_IRQ IRQn_ACMP0_1
  32. #define BOARD_ACMP_PLUS_INPUT ACMP_INPUT_DAC_OUT /* use internal DAC */
  33. #define BOARD_ACMP_MINUS_INPUT ACMP_INPUT_ANALOG_4 /* align with used pin */
  34. /* uart section */
  35. #ifndef BOARD_APP_UART_BASE
  36. #define BOARD_APP_UART_BASE HPM_UART1
  37. #define BOARD_APP_UART_IRQ IRQn_UART1
  38. #define BOARD_APP_UART_BAUDRATE (115200UL)
  39. #define BOARD_APP_UART_CLK_NAME clock_uart1
  40. #define BOARD_APP_UART_RX_DMA_REQ HPM_DMA_SRC_UART1_RX
  41. #define BOARD_APP_UART_TX_DMA_REQ HPM_DMA_SRC_UART1_TX
  42. #endif
  43. #define BOARD_APP_UART_BREAK_SIGNAL_PIN IOC_PAD_PF27
  44. /* Trigger UART: UART0~3 use HPM_TRGM0_OUTPUT_SRC_UART_TRIG0, UART4~7 use HPM_TRGM0_OUTPUT_SRC_UART_TRIG1 */
  45. #define BOARD_APP_UART_TRIG HPM_TRGM0_OUTPUT_SRC_UART_TRIG0
  46. #define BOARD_UART_TRGM HPM_TRGM0
  47. #define BOARD_UART_TRGM_GPTMR HPM_GPTMR3
  48. #define BOARD_UART_TRGM_GPTMR_CLK clock_gptmr3
  49. #define BOARD_UART_TRGM_GPTMR_CH 2
  50. #define BOARD_UART_TRGM_GPTMR_INPUT HPM_TRGM0_INPUT_SRC_GPTMR3_OUT2
  51. /* uart rx idle demo section */
  52. #define BOARD_UART_IDLE BOARD_APP_UART_BASE
  53. #define BOARD_UART_IDLE_IRQ BOARD_APP_UART_IRQ
  54. #define BOARD_UART_IDLE_CLK_NAME BOARD_APP_UART_CLK_NAME
  55. #define BOARD_UART_IDLE_TX_DMA_SRC BOARD_APP_UART_TX_DMA_REQ
  56. #define BOARD_UART_IDLE_DMA_SRC BOARD_APP_UART_RX_DMA_REQ
  57. #define BOARD_UART_IDLE_GPTMR HPM_GPTMR4
  58. #define BOARD_UART_IDLE_GPTMR_CLK_NAME clock_gptmr4
  59. #define BOARD_UART_IDLE_GPTMR_IRQ IRQn_GPTMR4
  60. #define BOARD_UART_IDLE_GPTMR_CMP_CH 0
  61. #define BOARD_UART_IDLE_GPTMR_CAP_CH 2
  62. /* uart microros sample section */
  63. #define BOARD_MICROROS_UART_BASE BOARD_APP_UART_BASE
  64. #define BOARD_MICROROS_UART_IRQ BOARD_APP_UART_IRQ
  65. #define BOARD_MICROROS_UART_CLK_NAME BOARD_APP_UART_CLK_NAME
  66. /* enet section */
  67. #define BOARD_ENET_PPS HPM_ENET0
  68. #define BOARD_ENET_PPS_IDX enet_pps_0
  69. #define BOARD_ENET_PPS_PTP_CLOCK clock_ptp0
  70. #define BOARD_ENET_AUXI_SNAPSHOT HPM_ENET0
  71. #define BOARD_ENET_AUXI_SNAPSHOT_IDX enet_ptp_auxi_snapshot_trigger_0
  72. #define BOARD_ENET_AUXI_SNAPSHOT_PTP_CLOCK clock_ptp0
  73. #define BOARD_ENET_RMII HPM_ENET0
  74. #define BOARD_ENET_RMII_RST_GPIO
  75. #define BOARD_ENET_RMII_RST_GPIO_INDEX
  76. #define BOARD_ENET_RMII_RST_GPIO_PIN
  77. #define BOARD_ENET_RMII HPM_ENET0
  78. #define BOARD_ENET_RMII_INT_REF_CLK (1U)
  79. #define BOARD_ENET_RMII_PTP_CLOCK (clock_ptp0)
  80. #define BOARD_ENET_RMII_PPS0_PINOUT (1)
  81. /* tsw section */
  82. #define BOARD_TSW HPM_TSW
  83. #define BOARD_TSW_PORT TSW_TSNPORT_PORT3
  84. #define BOARD_TSW_IRQ IRQn_TSW_3
  85. #define BOARD_TSW_PORT_NUM TSW_TSNPORT_PORT3 + 1
  86. #define BOARD_TSW_PORT_ITF tsw_port_phy_itf_rgmii
  87. #define BOARD_TSW_PORT1_PORT2_PHY_RST_GPIO HPM_GPIO0
  88. #define BOARD_TSW_PORT1_PORT2_PHY_RST_GPIO_INDEX GPIO_DO_GPIOA
  89. #define BOARD_TSW_PORT1_PORT2_PHY_RST_GPIO_PIN (10U)
  90. #define BOARD_TSW_PORT3_PHY_RST_GPIO HPM_GPIO0
  91. #define BOARD_TSW_PORT3_PHY_RST_GPIO_INDEX GPIO_DO_GPIOA
  92. #define BOARD_TSW_PORT3_PHY_RST_GPIO_PIN (14U)
  93. #define BOARD_TSW_PORT3_RGMII_TX_DLY (0U)
  94. #define BOARD_TSW_PORT3_RGMII_RX_DLY (0U)
  95. /* usb cdc acm uart section */
  96. #define BOARD_USB_CDC_ACM_UART BOARD_APP_UART_BASE
  97. #define BOARD_USB_CDC_ACM_UART_CLK_NAME BOARD_APP_UART_CLK_NAME
  98. #define BOARD_USB_CDC_ACM_UART_TX_DMA_SRC BOARD_APP_UART_TX_DMA_REQ
  99. #define BOARD_USB_CDC_ACM_UART_RX_DMA_SRC BOARD_APP_UART_RX_DMA_REQ
  100. /* uart lin sample section */
  101. #define BOARD_UART_LIN BOARD_APP_UART_BASE
  102. #define BOARD_UART_LIN_IRQ BOARD_APP_UART_IRQ
  103. #define BOARD_UART_LIN_CLK_NAME BOARD_APP_UART_CLK_NAME
  104. #define BOARD_UART_LIN_TX_PORT GPIO_DI_GPIOY
  105. #define BOARD_UART_LIN_TX_PIN (7U) /* PY07 is used UART_LIN tx function, align with used pin in pinmux configuration */
  106. #define BOARD_UART_LIN_PLB_TRGM_IN_SRC HPM_TRGM0_INPUT_SRC_TRGM0_P05 /* align with used pin in pinmux configuration */
  107. /* plb lin baudrate detection */
  108. #define BOARD_PLB_TRGM_FILTER_GPIO_INPUT0 HPM_TRGM0_FILTER_SRC_MOTO_GPIO_IN0
  109. #define BOARD_PLB_TRGM_DMA_REQ0 HPM_TRGM0_DMA_SRC_TRGM0
  110. #if !defined(CONFIG_NDEBUG_CONSOLE) || !CONFIG_NDEBUG_CONSOLE
  111. #ifndef BOARD_CONSOLE_TYPE
  112. #define BOARD_CONSOLE_TYPE CONSOLE_TYPE_UART
  113. #endif
  114. #if BOARD_CONSOLE_TYPE == CONSOLE_TYPE_UART
  115. #ifndef BOARD_CONSOLE_UART_BASE
  116. #if BOARD_RUNNING_CORE == HPM_CORE0
  117. #define BOARD_CONSOLE_UART_BASE HPM_UART0
  118. #define BOARD_CONSOLE_UART_CLK_NAME clock_uart0
  119. #define BOARD_CONSOLE_UART_IRQ IRQn_UART0
  120. #define BOARD_CONSOLE_UART_TX_DMA_REQ HPM_DMA_SRC_UART0_TX
  121. #define BOARD_CONSOLE_UART_RX_DMA_REQ HPM_DMA_SRC_UART0_RX
  122. #else
  123. #define BOARD_CONSOLE_UART_BASE HPM_UART1
  124. #define BOARD_CONSOLE_UART_CLK_NAME clock_uart1
  125. #define BOARD_CONSOLE_UART_IRQ IRQn_UART1
  126. #define BOARD_CONSOLE_UART_TX_DMA_REQ HPM_DMA_SRC_UART1_TX
  127. #define BOARD_CONSOLE_UART_RX_DMA_REQ HPM_DMA_SRC_UART1_RX
  128. #endif
  129. #endif
  130. #define BOARD_CONSOLE_UART_BAUDRATE (115200UL)
  131. #endif
  132. #endif
  133. /* rtthread-nano finsh section */
  134. #define BOARD_RT_CONSOLE_BASE BOARD_CONSOLE_UART_BASE
  135. #define BOARD_RT_CONSOLE_CLK_NAME BOARD_CONSOLE_UART_CLK_NAME
  136. #define BOARD_RT_CONSOLE_IRQ BOARD_CONSOLE_UART_IRQ
  137. /* modbus sample section */
  138. #define BOARD_MODBUS_UART_BASE BOARD_APP_UART_BASE
  139. #define BOARD_MODBUS_UART_CLK_NAME BOARD_APP_UART_CLK_NAME
  140. #define BOARD_MODBUS_UART_RX_DMA_REQ BOARD_APP_UART_RX_DMA_REQ
  141. #define BOARD_MODBUS_UART_TX_DMA_REQ BOARD_APP_UART_TX_DMA_REQ
  142. /* sdram section */
  143. #define BOARD_SDRAM_ADDRESS (0x40000000UL)
  144. #define BOARD_SDRAM_SIZE (32 * SIZE_1MB)
  145. #define BOARD_SDRAM_CS FEMC_SDRAM_CS0
  146. #define BOARD_SDRAM_PORT_SIZE FEMC_SDRAM_PORT_SIZE_16_BITS
  147. #define BOARD_SDRAM_COLUMN_ADDR_BITS FEMC_SDRAM_COLUMN_ADDR_9_BITS
  148. #define BOARD_SDRAM_REFRESH_COUNT (8192UL)
  149. #define BOARD_SDRAM_REFRESH_IN_MS (64UL)
  150. /* nor flash section */
  151. #define BOARD_FLASH_BASE_ADDRESS (0x80000000UL)
  152. #define BOARD_FLASH_SIZE (16 * SIZE_1MB)
  153. /* i2c section */
  154. #define BOARD_APP_I2C_BASE HPM_I2C0
  155. #define BOARD_APP_I2C_IRQ IRQn_I2C0
  156. #define BOARD_APP_I2C_CLK_NAME clock_i2c0
  157. #define BOARD_APP_I2C_DMA HPM_HDMA
  158. #define BOARD_APP_I2C_DMAMUX HPM_DMAMUX
  159. #define BOARD_APP_I2C_DMA_SRC HPM_DMA_SRC_I2C0
  160. /* i2c for i2s codec section */
  161. #define BOARD_CODEC_I2C_BASE HPM_I2C1
  162. #define BOARD_CODEC_I2C_CLK_NAME clock_i2c1
  163. /* i2s section */
  164. #define BOARD_APP_I2S_BASE HPM_I2S0
  165. #define BOARD_APP_I2S_TX_DATA_LINE I2S_DATA_LINE_0
  166. #define BOARD_APP_I2S_RX_DATA_LINE I2S_DATA_LINE_0
  167. #define BOARD_APP_I2S_CLK_NAME clock_i2s0
  168. #define BOARD_APP_AUDIO_CLK_SRC clock_source_pll2_clk0
  169. #define BOARD_APP_AUDIO_CLK_SRC_NAME clk_pll2clk0
  170. #define BOARD_APP_I2S_TX_DMA_REQ HPM_DMA_SRC_I2S0_TX
  171. #define BOARD_APP_I2S_IRQ IRQn_I2S0
  172. #define BOARD_MIC_I2S HPM_I2S0
  173. #define BOARD_MIC_I2S_CLK_NAME clock_i2s0
  174. #define BOARD_MIC_I2S_DATA_LINE I2S_DATA_LINE_0
  175. #define BOARD_MIC_I2S_RX_DMAMUX_SRC HPM_DMA_SRC_I2S0_RX
  176. #define BOARD_SPEAKER_I2S HPM_I2S1
  177. #define BOARD_SPEAKER_I2S_CLK_NAME clock_i2s1
  178. #define BOARD_SPEAKER_I2S_DATA_LINE I2S_DATA_LINE_0
  179. #define BOARD_SPEAKER_I2S_TX_DMAMUX_SRC HPM_DMA_SRC_I2S1_TX
  180. /* pdm selection */
  181. #define BOARD_PDM_SINGLE_CHANNEL_MASK (1U)
  182. #define BOARD_PDM_DUAL_CHANNEL_MASK (0x11U)
  183. /* dma section */
  184. #define BOARD_APP_XDMA HPM_XDMA
  185. #define BOARD_APP_HDMA HPM_HDMA
  186. #define BOARD_APP_XDMA_IRQ IRQn_XDMA
  187. #define BOARD_APP_HDMA_IRQ IRQn_HDMA
  188. #define BOARD_APP_DMAMUX HPM_DMAMUX
  189. #define TEST_DMA_CONTROLLER HPM_XDMA
  190. #define TEST_DMA_IRQ IRQn_XDMA
  191. /* APP PWM */
  192. #define BOARD_APP_PWM HPM_PWM1
  193. #define BOARD_APP_PWM_CLOCK_NAME clock_pwm1
  194. #define BOARD_APP_PWM_OUT1 pwm_channel_0
  195. #define BOARD_APP_PWM_OUT2 pwm_channel_1
  196. #define BOARD_APP_PWM_OUT3 pwm_channel_2
  197. #define BOARD_APP_PWM_OUT4 pwm_channel_3
  198. #define BOARD_APP_PWM_OUT5 pwm_channel_4
  199. #define BOARD_APP_PWM_OUT6 pwm_channel_5
  200. #define BOARD_APP_PWM_FAULT_PIN (5)
  201. #define BOARD_APP_TRGM HPM_TRGM0
  202. #define BOARD_APP_PWM_IRQ IRQn_PWM1
  203. #define BOARD_APP_TRGM_PWM_OUTPUT HPM_TRGM0_OUTPUT_SRC_PWM1_TRIG_IN0
  204. #define BOARD_APP_TRGM_PWM_OUTPUT1 HPM_TRGM0_OUTPUT_SRC_PWM1_TRIG_IN1
  205. #define BOARD_APP_TRGM_PWM_OUTPUT2 HPM_TRGM0_OUTPUT_SRC_PWM1_TRIG_IN2
  206. #define BOARD_APP_TRGM_PWM_INPUT HPM_TRGM0_INPUT_SRC_PWM1_TRGO_0
  207. /* gptmr section */
  208. #define BOARD_GPTMR HPM_GPTMR4
  209. #define BOARD_GPTMR_IRQ IRQn_GPTMR4
  210. #define BOARD_GPTMR_CHANNEL 0
  211. #define BOARD_GPTMR_DMA_SRC HPM_DMA_SRC_GPTMR4_0
  212. #define BOARD_GPTMR_CLK_NAME clock_gptmr4
  213. #define BOARD_GPTMR_PWM HPM_GPTMR4
  214. #define BOARD_GPTMR_PWM_CHANNEL 0
  215. #define BOARD_GPTMR_PWM_DMA_SRC HPM_DMA_SRC_GPTMR4_0
  216. #define BOARD_GPTMR_PWM_CLK_NAME clock_gptmr4
  217. #define BOARD_GPTMR_PWM_IRQ IRQn_GPTMR4
  218. #define BOARD_GPTMR_PWM_SYNC HPM_GPTMR4
  219. #define BOARD_GPTMR_PWM_SYNC_CHANNEL 3
  220. #define BOARD_GPTMR_PWM_SYNC_CLK_NAME clock_gptmr4
  221. /* User button */
  222. #define BOARD_APP_GPIO_CTRL HPM_GPIO0
  223. #define BOARD_APP_GPIO_INDEX GPIO_DI_GPIOB
  224. #define BOARD_APP_GPIO_PIN 24
  225. #define BOARD_APP_GPIO_IRQ IRQn_GPIO0_B
  226. #define BOARD_BUTTON_PRESSED_VALUE 0
  227. #define BOARD_APP_GPIO_CTRL2 HPM_GPIO0
  228. #define BOARD_APP_GPIO_INDEX2 GPIO_DI_GPIOB
  229. #define BOARD_APP_GPIO_PIN2 25
  230. #define BOARD_APP_GPIO_IRQ2 IRQn_GPIO0_B
  231. /* gpiom section */
  232. #define BOARD_APP_GPIOM_BASE HPM_GPIOM
  233. #define BOARD_APP_GPIOM_USING_CTRL HPM_FGPIO
  234. #define BOARD_APP_GPIOM_USING_CTRL_NAME gpiom_core0_fast
  235. /* spi section */
  236. #define BOARD_APP_SPI_BASE HPM_SPI7
  237. #define BOARD_APP_SPI_CLK_NAME clock_spi7
  238. #define BOARD_APP_SPI_IRQ IRQn_SPI7
  239. #define BOARD_APP_SPI_SCLK_FREQ (20000000UL)
  240. #define BOARD_APP_SPI_ADDR_LEN_IN_BYTES (1U)
  241. #define BOARD_APP_SPI_DATA_LEN_IN_BITS (8U)
  242. #define BOARD_APP_SPI_RX_DMA HPM_DMA_SRC_SPI7_RX
  243. #define BOARD_APP_SPI_TX_DMA HPM_DMA_SRC_SPI7_TX
  244. #define BOARD_SPI_CS_GPIO_CTRL HPM_GPIO0
  245. #define BOARD_SPI_CS_PIN IOC_PAD_PF27
  246. #define BOARD_SPI_CS_ACTIVE_LEVEL (0U)
  247. /* Flash section */
  248. #define BOARD_APP_XPI_NOR_XPI_BASE (HPM_XPI0)
  249. #define BOARD_APP_XPI_NOR_CFG_OPT_HDR (0xfcf90001U)
  250. #define BOARD_APP_XPI_NOR_CFG_OPT_OPT0 (0x00000005U)
  251. #define BOARD_APP_XPI_NOR_CFG_OPT_OPT1 (0x00001000U)
  252. /* ADC section */
  253. #define BOARD_APP_ADC16_NAME "ADC0"
  254. #define BOARD_APP_ADC16_BASE HPM_ADC0
  255. #define BOARD_APP_ADC16_IRQn IRQn_ADC0
  256. #define BOARD_APP_ADC16_CH_1 (15U)
  257. #define BOARD_APP_ADC16_CLK_NAME (clock_adc0)
  258. #define BOARD_APP_ADC16_CLK_BUS (clk_adc_src_ahb0)
  259. #define BOARD_APP_ADC16_HW_TRIG_SRC_CLK_NAME clock_pwm0
  260. #define BOARD_APP_ADC16_HW_TRIG_SRC HPM_PWM0
  261. #define BOARD_APP_ADC16_HW_TRGM HPM_TRGM0
  262. #define BOARD_APP_ADC16_HW_TRGM_IN HPM_TRGM0_INPUT_SRC_PWM0_TRGO_0
  263. #define BOARD_APP_ADC16_HW_TRGM_OUT_SEQ TRGM_TRGOCFG_ADC0_STRGI
  264. #define BOARD_APP_ADC16_HW_TRGM_OUT_PMT TRGM_TRGOCFG_ADCX_PTRGI0A
  265. #define BOARD_APP_ADC16_PMT_TRIG_CH ADC16_CONFIG_TRG0A
  266. /* CAN section */
  267. #define BOARD_APP_CAN_BASE HPM_MCAN4
  268. #define BOARD_APP_CAN_IRQn IRQn_MCAN4
  269. /*
  270. * timer for board delay
  271. */
  272. #define BOARD_DELAY_TIMER (HPM_GPTMR3)
  273. #define BOARD_DELAY_TIMER_CH 0
  274. #define BOARD_DELAY_TIMER_CLK_NAME (clock_gptmr3)
  275. #define BOARD_CALLBACK_TIMER (HPM_GPTMR3)
  276. #define BOARD_CALLBACK_TIMER_CH 1
  277. #define BOARD_CALLBACK_TIMER_IRQ IRQn_GPTMR3
  278. #define BOARD_CALLBACK_TIMER_CLK_NAME (clock_gptmr3)
  279. /* LED */
  280. #define BOARD_R_GPIO_CTRL HPM_GPIO0
  281. #define BOARD_R_GPIO_INDEX GPIO_DI_GPIOE
  282. #define BOARD_R_GPIO_PIN 14
  283. #define BOARD_G_GPIO_CTRL HPM_GPIO0
  284. #define BOARD_G_GPIO_INDEX GPIO_DI_GPIOE
  285. #define BOARD_G_GPIO_PIN 15
  286. #define BOARD_B_GPIO_CTRL HPM_GPIO0
  287. #define BOARD_B_GPIO_INDEX GPIO_DI_GPIOE
  288. #define BOARD_B_GPIO_PIN 4
  289. #define BOARD_LED_GPIO_CTRL HPM_GPIO0
  290. #define BOARD_LED_GPIO_INDEX GPIO_DI_GPIOE
  291. #define BOARD_LED_GPIO_PIN 15
  292. #define BOARD_LED_OFF_LEVEL 0
  293. #define BOARD_LED_ON_LEVEL 1
  294. #define BOARD_LED_TOGGLE_RGB 1
  295. /* RGB LED Section */
  296. #define BOARD_RED_PWM_IRQ IRQn_PWM1
  297. #define BOARD_RED_PWM HPM_PWM1
  298. #define BOARD_RED_PWM_OUT pwm_channel_6
  299. #define BOARD_RED_PWM_CMP 12
  300. #define BOARD_RED_PWM_CMP_INITIAL_ZERO true
  301. #define BOARD_RED_PWM_CLOCK_NAME clock_pwm1
  302. #define BOARD_GREEN_PWM_IRQ IRQn_PWM1
  303. #define BOARD_GREEN_PWM HPM_PWM1
  304. #define BOARD_GREEN_PWM_OUT pwm_channel_7
  305. #define BOARD_GREEN_PWM_CMP 14
  306. #define BOARD_GREEN_PWM_CMP_INITIAL_ZERO true
  307. #define BOARD_GREEN_PWM_CLOCK_NAME clock_pwm1
  308. #define BOARD_BLUE_PWM_IRQ IRQn_PWM0
  309. #define BOARD_BLUE_PWM HPM_PWM0
  310. #define BOARD_BLUE_PWM_OUT pwm_channel_4
  311. #define BOARD_BLUE_PWM_CMP 8
  312. #define BOARD_BLUE_PWM_CMP_INITIAL_ZERO true
  313. #define BOARD_BLUE_PWM_CLOCK_NAME clock_pwm0
  314. #define BOARD_RGB_RED 0
  315. #define BOARD_RGB_GREEN (BOARD_RGB_RED + 1)
  316. #define BOARD_RGB_BLUE (BOARD_RGB_RED + 2)
  317. #ifndef BOARD_SHOW_CLOCK
  318. #define BOARD_SHOW_CLOCK 1
  319. #endif
  320. #ifndef BOARD_SHOW_BANNER
  321. #define BOARD_SHOW_BANNER 1
  322. #endif
  323. /* enet section */
  324. #define BOARD_ENET_RGMII_RST_GPIO HPM_GPIO0
  325. #define BOARD_ENET_RGMII_RST_GPIO_INDEX GPIO_DO_GPIOA
  326. #define BOARD_ENET_RGMII_RST_GPIO_PIN (14U)
  327. #define BOARD_ENET_RGMII HPM_ENET0
  328. #define BOARD_ENET_RGMII_TX_DLY (0U)
  329. #define BOARD_ENET_RGMII_RX_DLY (0U)
  330. #define BOARD_ENET_RGMII_PTP_CLOCK (clock_ptp0)
  331. #define BOARD_ENET_RGMII_PPS0_PINOUT (1)
  332. /* MOTOR */
  333. #define BOARD_MOTOR_CLK_NAME clock_mot0
  334. /*BLDC PWM */
  335. #define BOARD_BLDCPWM HPM_PWM1
  336. #define BOARD_BLDC_UH_PWM_OUTPIN (pwm_channel_0)
  337. #define BOARD_BLDC_UL_PWM_OUTPIN (pwm_channel_1)
  338. #define BOARD_BLDC_VH_PWM_OUTPIN (pwm_channel_2)
  339. #define BOARD_BLDC_VL_PWM_OUTPIN (pwm_channel_3)
  340. #define BOARD_BLDC_WH_PWM_OUTPIN (pwm_channel_4)
  341. #define BOARD_BLDC_WL_PWM_OUTPIN (pwm_channel_5)
  342. #define BOARD_BLDCPWM_TRGM HPM_TRGM0
  343. #define BOARD_BLDCAPP_PWM_IRQ IRQn_PWM1
  344. #define BOARD_BLDCPWM_CMP_INDEX_0 (0U)
  345. #define BOARD_BLDCPWM_CMP_INDEX_1 (1U)
  346. #define BOARD_BLDCPWM_CMP_INDEX_2 (2U)
  347. #define BOARD_BLDCPWM_CMP_INDEX_3 (3U)
  348. #define BOARD_BLDCPWM_CMP_INDEX_4 (4U)
  349. #define BOARD_BLDCPWM_CMP_INDEX_5 (5U)
  350. #define BOARD_BLDCPWM_CMP_INDEX_6 (6U)
  351. #define BOARD_BLDCPWM_CMP_INDEX_7 (7U)
  352. #define BOARD_BLDCPWM_CMP_TRIG_CMP (16U)
  353. /* BLDC ADC */
  354. #define BOARD_BLDC_ADC_MODULE ADCX_MODULE_ADC16
  355. #define BOARD_BLDC_ADC_U_BASE HPM_ADC0
  356. #define BOARD_BLDC_ADC_V_BASE HPM_ADC1
  357. #define BOARD_BLDC_ADC_W_BASE HPM_ADC2
  358. #define BOARD_BLDC_ADC_TRIG_FLAG adc16_event_trig_complete
  359. #define BOARD_BLDC_ADC_CH_U (14U)
  360. #define BOARD_BLDC_ADC_CH_V (10U)
  361. #define BOARD_BLDC_ADC_CH_W (11U)
  362. #define BOARD_BLDC_ADC_IRQn IRQn_ADC0
  363. #define BOARD_BLDC_ADC_PMT_DMA_SIZE_IN_4BYTES (ADC_SOC_PMT_MAX_DMA_BUFF_LEN_IN_4BYTES)
  364. #define BOARD_BLDC_ADC_TRG ADC16_CONFIG_TRG0A
  365. #define BOARD_BLDC_ADC_PREEMPT_TRIG_LEN (1U)
  366. #define BOARD_BLDC_PWM_TRIG_OUT_CHN (0U)
  367. #define BOARD_BLDC_DMA_MUX_SRC HPM_DMA_SRC_MOT_0
  368. #define BOARD_BLDC_DMA_CHN (0U)
  369. #define BOARD_BLDC_DMA_TRG_DST TRGM_TRGOCFG_TRGM_DMA0
  370. #define BOARD_BLDC_DMA_TRG_SRC HPM_TRGM0_DMA_SRC_TRGM0
  371. #define BOARD_BLDC_DMA_TRG_INDEX TRGM_DMACFG_0
  372. #define BOARD_BLDC_DMA_TRG_CMP_INDEX (9U)
  373. #define BOARD_BLDC_DMA_TRG_IN HPM_TRGM0_INPUT_SRC_PWM0_CH9REF
  374. /* BLDC TRGM */
  375. #define BOARD_BLDC_PWM_TRG_ADC HPM_TRGM0_INPUT_SRC_PWM1_TRGO_0
  376. #define BOARD_BLDC_TRG_ADC HPM_TRGM0_OUTPUT_SRC_ADCX_PTRGI0A
  377. #define BOARD_BLDC_TRG_VSC HPM_TRGM0_OUTPUT_SRC_VSC0_TRIG_IN0
  378. #define BOARD_BLDC_TRGM_ADC_MATRIX_TO_VSC_ADC0 trgm_adc_matrix_output_to_vsc0_adc0
  379. #define BOARD_BLDC_TRGM_ADC_MATRIX_TO_VSC_ADC1 trgm_adc_matrix_output_to_vsc0_adc1
  380. #define BOARD_BLDC_TRGM_ADC_MATRIX_TO_VSC_ADC2 trgm_adc_matrix_output_to_vsc0_adc2
  381. #define BOARD_BLDC_TRGM_ADC_MATRIX_FROM_ADC_U trgm_adc_matrix_in_from_adc0
  382. #define BOARD_BLDC_TRGM_ADC_MATRIX_FROM_ADC_V trgm_adc_matrix_in_from_adc1
  383. #define BOARD_BLDC_TRGM_ADC_MATRIX_FROM_ADC_W trgm_adc_matrix_in_from_adc2
  384. #define BOARD_BLDC_TRGM_ADC_MATRIX_TO_CLC_ID_ADC trgm_adc_matrix_output_to_clc0_id_adc
  385. #define BOARD_BLDC_TRGM_ADC_MATRIX_TO_CLC_IQ_ADC trgm_adc_matrix_output_to_clc0_iq_adc
  386. #define BOARD_BLDC_TRGM_ADC_MATRIX_FROM_VSC_ID_ADC trgm_adc_matrix_in_from_vsc0_id_adc
  387. #define BOARD_BLDC_TRGM_ADC_MATRIX_FROM_VSC_IQ_ADC trgm_adc_matrix_in_from_vsc0_iq_adc
  388. #define BOARD_BLDC_TRGM_DAC_MATRIX_TO_QEO_VD_DAC trgm_dac_matrix_output_to_qeo0_vd_dac
  389. #define BOARD_BLDC_TRGM_DAC_MATRIX_TO_QEO_VQ_DAC trgm_dac_matrix_output_to_qeo0_vq_dac
  390. #define BOARD_BLDC_TRGM_DAC_MATRIX_FROM_CLC_VD_DAC trgm_dac_matrix_in_from_clc0_vd_dac
  391. #define BOARD_BLDC_TRGM_DAC_MATRIX_FROM_CLC_VQ_DAC trgm_dac_matrix_in_from_clc0_vq_dac
  392. #define BOARD_BLDC_TRGM_DAC_MATRIX_TO_PWM_DAC0 trgm_dac_matrix_output_to_pwm1_dac0
  393. #define BOARD_BLDC_TRGM_DAC_MATRIX_TO_PWM_DAC1 trgm_dac_matrix_output_to_pwm1_dac1
  394. #define BOARD_BLDC_TRGM_DAC_MATRIX_TO_PWM_DAC2 trgm_dac_matrix_output_to_pwm1_dac2
  395. #define BOARD_BLDC_TRGM_DAC_MATRIX_FROM_QEO_DAC0 trgm_dac_matrix_in_from_qeo0_dac0
  396. #define BOARD_BLDC_TRGM_DAC_MATRIX_FROM_QEO_DAC1 trgm_dac_matrix_in_from_qeo0_dac1
  397. #define BOARD_BLDC_TRGM_DAC_MATRIX_FROM_QEO_DAC2 trgm_dac_matrix_in_from_qeo0_dac2
  398. #define BOARD_BLDC_QEO HPM_QEO0
  399. #define BOARD_BLDC_TRGM_POS_MATRIX_TO_VSC trgm_pos_matrix_output_to_vsc0
  400. #define BOARD_BLDC_TRGM_POS_MATRIX_TO_QEO trgm_pos_matrix_output_to_qeo0
  401. #define BOARD_BLDC_TRGM_POS_MATRIX_FROM_QEI trgm_pos_matrix_in_from_qei0
  402. /* BLDC TIMER */
  403. #define BOARD_BLDC_TMR_1MS HPM_GPTMR2
  404. #define BOARD_BLDC_TMR_BASE HPM_GPTMR2
  405. #define BOARD_BLDC_TMR_CH 0
  406. #define BOARD_BLDC_TMR_CMP 0
  407. #define BOARD_BLDC_TMR_IRQ IRQn_GPTMR2
  408. #define BOARD_BLDC_TMR_CLOCK clock_gptmr2
  409. #define BOARD_BLDC_TMR_RELOAD (100000U)
  410. /* BLDC PARAM */
  411. #define BOARD_BLDC_BLOCK_SPEED_KP (0.0005f)
  412. #define BOARD_BLDC_BLOCK_SPEED_KI (0.000009f)
  413. #define BOARD_BLDC_HW_FOC_SPEED_KP (0.01f)
  414. #define BOARD_BLDC_HW_FOC_SPEED_KI (0.001f)
  415. #define BOARD_BLDC_SW_FOC_SPEED_LOOP_SPEED_KP (0.0074f)
  416. #define BOARD_BLDC_SW_FOC_SPEED_LOOP_SPEED_KI (0.0001f)
  417. #define BOARD_BLDC_SW_FOC_POSITION_LOOP_SPEED_KP (0.05f)
  418. #define BOARD_BLDC_SW_FOC_POSITION_LOOP_SPEED_KI (0.001f)
  419. #define BOARD_BLDC_HW_FOC_POSITION_KP (34.7f)
  420. #define BOARD_BLDC_HW_FOC_POSITION_KI (0.113f)
  421. #define BOARD_BLDC_SW_FOC_POSITION_KP (154.7f)
  422. #define BOARD_BLDC_SW_FOC_POSITION_KI (0.113f)
  423. #define BOARD_BLDC_HFI_SPEED_LOOP_KP (40.0f)
  424. #define BOARD_BLDC_HFI_SPEED_LOOP_KI (0.015f)
  425. #define BOARD_BLDC_HFI_PLL_KP (10.0f)
  426. #define BOARD_BLDC_HFI_PLL_KI (1.0f)
  427. /* HALL */
  428. /* RDC */
  429. #define BOARD_RDC_BASE HPM_RDC0
  430. #define BOARD_RDC_TRGM HPM_TRGM0
  431. #define BOARD_RDC_TRG_IN HPM_TRGM0_INPUT_SRC_RDC0_TRGO_0
  432. #define BOARD_RDC_TRG_OUT TRGM_TRGOCFG_TRGM0_P00
  433. #define BOARD_RDC_TRG_ADC HPM_TRGM0_OUTPUT_SRC_ADCX_PTRGI0A
  434. #define BOARD_RDC_ADC_I_BASE HPM_ADC0
  435. #define BOARD_RDC_ADC_Q_BASE HPM_ADC1
  436. #define BOARD_RDC_ADC_I_CHN (14U)
  437. #define BOARD_RDC_ADC_Q_CHN (10U)
  438. #define BOARD_RDC_IRQ IRQn_RDC0
  439. #define BOARD_RDC_ADC_TRIG_FLAG adc16_event_trig_complete
  440. #define BOARD_RDC_ADC_TRG ADC16_CONFIG_TRG0A
  441. #define BOARD_APP_RDC_ADC_MATRIX_TO_ADC0 trgm_adc_matrix_output_to_rdc0_adc0
  442. #define BOARD_APP_RDC_ADC_MATRIX_TO_ADC1 trgm_adc_matrix_output_to_rdc0_adc1
  443. #define BOARD_APP_RDC_ADC_MATRIX_FROM_ADC_I trgm_adc_matrix_in_from_adc0
  444. #define BOARD_APP_RDC_ADC_MATRIX_FROM_ADC_Q trgm_adc_matrix_in_from_adc1
  445. /* QEIV2 */
  446. #define BOARD_BLDC_QEI_TRGM HPM_TRGM0
  447. #define BOARD_BLDC_QEIV2_BASE HPM_QEI0
  448. #define BOARD_BLDC_QEIV2_IRQ IRQn_QEI0
  449. #define BOARD_BLDC_QEI_MOTOR_PHASE_COUNT_PER_REV (16U)
  450. #define BOARD_BLDC_QEI_CLOCK_SOURCE clock_qei0
  451. #define BOARD_BLDC_QEI_FOC_PHASE_COUNT_PER_REV (4000U)
  452. #define BOARD_APP_QEIV2_BASE HPM_QEI3
  453. #define BOARD_APP_QEIV2_IRQ IRQn_QEI3
  454. #define BOARD_APP_QEI_CLOCK_SOURCE clock_qei3
  455. #define BOARD_APP_QEI_ADC_COS_BASE HPM_ADC2
  456. #define BOARD_APP_QEI_ADC_COS_CHN (11U)
  457. #define BOARD_APP_QEI_ADC_SIN_BASE HPM_ADC0
  458. #define BOARD_APP_QEI_ADC_SIN_CHN (14U)
  459. #define BOARD_APP_QEI_ADC_MATRIX_TO_ADC0 trgm_adc_matrix_output_to_qei3_adc0
  460. #define BOARD_APP_QEI_ADC_MATRIX_TO_ADC1 trgm_adc_matrix_output_to_qei3_adc1
  461. #define BOARD_APP_QEI_ADC_MATRIX_FROM_ADC_COS trgm_adc_matrix_in_from_adc2
  462. #define BOARD_APP_QEI_ADC_MATRIX_FROM_ADC_SIN trgm_adc_matrix_in_from_adc0
  463. #define BOARD_APP_QEI_TRG_ADC HPM_TRGM0_OUTPUT_SRC_ADCX_PTRGI0A
  464. /* PLB */
  465. #define BOARD_PLB_CLOCK_NAME clock_plb0
  466. #define BOARD_PLB_COUNTER HPM_PLB
  467. #define BOARD_PLB_PWM_BASE HPM_PWM0
  468. #define BOARD_PLB_PWM_CLOCK_NAME clock_mot0
  469. #define BOARD_PLB_TRGM HPM_TRGM0
  470. #define BOARD_PLB_PWM_TRG (HPM_TRGM0_INPUT_SRC_PWM0_TRGO_0)
  471. #define BOARD_PLB_IN_PWM_TRG (TRGM_TRGOCFG_PLB_IN_00)
  472. #define BOARD_PLB_IN_PWM_PULSE_TRG (TRGM_TRGOCFG_PLB_IN_02)
  473. #define BOARD_PLB_CLR_SIGNAL_INPUT (HPM_TRGM0_INPUT_SRC_PLB_OUT32)
  474. #define BOARD_PLB_TO_TRG_IN (HPM_TRGM0_INPUT_SRC_PLB_OUT00)
  475. #define BOARD_PLB_TRG_OUT (HPM_TRGM0_OUTPUT_SRC_TRGM0_P05)
  476. #define BOARD_PLB_IO_TRG_SHIFT (5)
  477. #define BOARD_PLB_PWM_CMP (8U)
  478. #define BOARD_PLB_PWM_CHN (8U)
  479. #define BOARD_PLB_CHN plb_chn0
  480. #define BOARD_PLB_PHASE_COUNT_DEFAULT (4000)
  481. #define BOARD_PLB_FILTER_LENGTH_DEFAULT (100)
  482. #define BOARD_PLB_QEI_A_PIN_SOURCE HPM_TRGM0_INPUT_SRC_TRGM0_P06
  483. #define BOARD_PLB_QEI_B_PIN_SOURCE HPM_TRGM0_INPUT_SRC_TRGM0_P07
  484. #define BOARD_PLB_QEI_Z_PIN_SOURCE HPM_TRGM0_INPUT_SRC_TRGM0_P05
  485. #define BOARD_PLB_FILTER_SIG_INPUT_SOURCE HPM_TRGM0_INPUT_SRC_TRGM0_P10
  486. #define BOARD_PLB_FILTER_SIG_OUTUPT_SOURCE HPM_TRGM0_OUTPUT_SRC_TRGM0_P12
  487. #define BOARD_PLB_FILTER_IO_TRG_SHIFT (12)
  488. /* QEO */
  489. #define BOARD_QEO HPM_QEO0
  490. #define BOARD_QEO_TRGM_POS trgm_pos_matrix_output_to_qeo0
  491. #define BOARD_QEO_PWM HPM_QEO1 /*QEO instance should align with PWM instance, such as QEO1 -> PWM1 */
  492. #define BOARD_QEO_TRGM_POS_PWM trgm_pos_matrix_output_to_qeo1
  493. #define BOARD_QEO_PWM_SAFETY_TRGM HPM_TRGM0_OUTPUT_SRC_QEO1_TRIG_IN1
  494. /* SEI */
  495. #define BOARD_SEI HPM_SEI
  496. #define BOARD_SEI_CTRL SEI_CTRL_1
  497. #define BOARD_SEI_IRQn IRQn_SEI0_1
  498. #define BOARD_SEI_CLOCK_NAME clock_sei0
  499. #define BOARD_TRGM_POS_SOURCE_SEI trgm_pos_matrix_in_from_sei_pos1
  500. /* MTG */
  501. #define BOARD_TRGM_POS_DEST_MTG trgm_pos_matrix_output_to_mtg0
  502. /* VSC */
  503. #define BOARD_VSC HPM_VSC0
  504. #define BOARD_VSC_IRQn IRQn_VSC0
  505. /* CLC */
  506. #define BOARD_CLC HPM_CLC0
  507. #define BOARD_CLC_IRQn IRQn_CLC0_0
  508. /* Tamper Section */
  509. #define BOARD_TAMP_ACTIVE_CH 4
  510. #define BOARD_TAMP_LOW_LEVEL_CH 3
  511. /* sdm section */
  512. #define BOARD_SDM HPM_SDM0
  513. #define BOARD_SDM_IRQ IRQn_SDM0
  514. #define BOARD_SDM_CHANNEL 0
  515. #define BOARD_SDM_TRGM HPM_TRGM0
  516. #define BOARD_SDM_TRGM_GPTMR HPM_GPTMR3
  517. #define BOARD_SDM_TRGM_GPTMR_CLK clock_gptmr3
  518. #define BOARD_SDM_TRGM_GPTMR_CH 2
  519. #define BOARD_SDM_TRGM_INPUT_SRC HPM_TRGM0_INPUT_SRC_GPTMR3_OUT2
  520. #define BOARD_SDM_TRGM_OUTPUT_DST HPM_TRGM0_OUTPUT_SRC_SDM_PWM_SOC15
  521. #define BOARD_SDM_TRGM_SYNC_SRC (15)
  522. /* need to provide clock to sdm sensor */
  523. #define BOARD_SDM_SENSOR_REQUIRE_CLK true
  524. #define BOARD_SDM_CLK_PWM HPM_PWM2
  525. #define BOARD_SDM_CLK_PWM_CLK_NAME clock_pwm2
  526. #define BOARD_SDM_CLK_PWM_OUT (3)
  527. /* EtherCAT definitions */
  528. /* ECAT PORT0 must support */
  529. #define BOARD_ECAT_SUPPORT_PORT1 (1)
  530. #define BOARD_ECAT_SUPPORT_PORT2 (0)
  531. #define BOARD_ECAT_SUPPORT_RUN_ERROR_LED (1) /* board supports RUN/ERROR led */
  532. /* invert esc port link signal, require low level for linkup */
  533. #define BOARD_ECAT_PORT0_LINK_INVERT true /* depend on hardware */
  534. #define BOARD_ECAT_PORT1_LINK_INVERT true /* depend on hardware */
  535. #define BOARD_ECAT_PORT2_LINK_INVERT false /* depend on hardware */
  536. #define BOARD_ECAT_PHY0_RESET_GPIO HPM_GPIO0
  537. #define BOARD_ECAT_PHY0_RESET_GPIO_PORT_INDEX GPIO_DO_GPIOA
  538. #define BOARD_ECAT_PHY0_RESET_PIN_INDEX (10)
  539. #define BOARD_ECAT_PHY1_RESET_GPIO HPM_GPIO0
  540. #define BOARD_ECAT_PHY1_RESET_GPIO_PORT_INDEX GPIO_DO_GPIOA
  541. #define BOARD_ECAT_PHY1_RESET_PIN_INDEX (10)
  542. #define BOARD_ECAT_PHY_RESET_LEVEL (0)
  543. #define BOARD_ECAT_IN1_GPIO HPM_GPIO0
  544. #define BOARD_ECAT_IN1_GPIO_PORT_INDEX GPIO_DO_GPIOC
  545. #define BOARD_ECAT_IN1_GPIO_PIN_INDEX (31U)
  546. #define BOARD_ECAT_IN2_GPIO HPM_GPIO0
  547. #define BOARD_ECAT_IN2_GPIO_PORT_INDEX GPIO_DO_GPIOD
  548. #define BOARD_ECAT_IN2_GPIO_PIN_INDEX (9U)
  549. #define BOARD_ECAT_OUT1_GPIO HPM_GPIO0
  550. #define BOARD_ECAT_OUT1_GPIO_PORT_INDEX GPIO_DO_GPIOD
  551. #define BOARD_ECAT_OUT1_GPIO_PIN_INDEX (8U)
  552. #define BOARD_ECAT_OUT2_GPIO BOARD_R_GPIO_CTRL /* reuse RGB red led */
  553. #define BOARD_ECAT_OUT2_GPIO_PORT_INDEX BOARD_R_GPIO_INDEX
  554. #define BOARD_ECAT_OUT2_GPIO_PIN_INDEX BOARD_R_GPIO_PIN
  555. #define BOARD_ECAT_OUT_ON_LEVEL (1) /* ECAT control LED on level */
  556. #define BOARD_ECAT_NMII_LINK0_CTRL_INDEX 3
  557. #define BOARD_ECAT_NMII_LINK1_CTRL_INDEX 0
  558. #define BOARD_ECAT_LED_RUN_CTRL_INDEX 1
  559. #define BOARD_ECAT_LED_ERROR_CTRL_INDEX 6
  560. /* ECAT PHY address definition */
  561. #define BOARD_ECAT_PHY_ADDR_OFFSET (0U)
  562. #define BOARD_ECAT_PORT0_PHY_ADDR (0U) /* actual PHY address = BOARD_ECAT_PHY_ADDR_OFFSET + BOARD_ECAT_PORT0_PHY_ADDR */
  563. #define BOARD_ECAT_PORT1_PHY_ADDR (1U) /* actual PHY address = BOARD_ECAT_PHY_ADDR_OFFSET + BOARD_ECAT_PORT1_PHY_ADDR */
  564. /* I2C is required when ESC use actual eeprom devices, I2C use to init EEPROM content */
  565. #define BOARD_ECAT_INIT_EEPROM_I2C HPM_I2C1
  566. #define BOARD_ECAT_INIT_EEPROM_I2C_CLK clock_i2c1
  567. /* the address of ecat flash emulate eeprom component in flash */
  568. #define BOARD_ECAT_FLASH_EMULATE_EEPROM_ADDR (0x200000) /* offset 2M */
  569. #ifndef BOARD_SHOW_CLOCK
  570. #define BOARD_SHOW_CLOCK 1
  571. #endif
  572. #ifndef BOARD_SHOW_BANNER
  573. #define BOARD_SHOW_BANNER 1
  574. #endif
  575. /* FreeRTOS Definitions */
  576. #define BOARD_FREERTOS_TIMER HPM_GPTMR6
  577. #define BOARD_FREERTOS_TIMER_CHANNEL 1
  578. #define BOARD_FREERTOS_TIMER_IRQ IRQn_GPTMR6
  579. #define BOARD_FREERTOS_TIMER_CLK_NAME clock_gptmr6
  580. #define BOARD_FREERTOS_TICK_SRC_PWM HPM_PWM0
  581. #define BOARD_FREERTOS_TICK_SRC_PWM_IRQ IRQn_PWM0
  582. #define BOARD_FREERTOS_TICK_SRC_PWM_CLK_NAME clock_pwm0
  583. #define BOARD_FREERTOS_TICK_SRC_PWM_COUNTER pwm_counter_0
  584. #define BOARD_FREERTOS_TICK_SRC_PWM_SHADOW PWMV2_SHADOW_INDEX(0)
  585. #define BOARD_FREERTOS_LOWPOWER_TIMER HPM_PTMR
  586. #define BOARD_FREERTOS_LOWPOWER_TIMER_CHANNEL 1
  587. #define BOARD_FREERTOS_LOWPOWER_TIMER_IRQ IRQn_PTMR
  588. #define BOARD_FREERTOS_LOWPOWER_TIMER_CLK_NAME clock_ptmr
  589. /* Threadx Definitions */
  590. #define BOARD_THREADX_TIMER HPM_GPTMR6
  591. #define BOARD_THREADX_TIMER_CHANNEL 1
  592. #define BOARD_THREADX_TIMER_IRQ IRQn_GPTMR6
  593. #define BOARD_THREADX_TIMER_CLK_NAME clock_gptmr6
  594. #define BOARD_THREADX_LOWPOWER_TIMER HPM_PTMR
  595. #define BOARD_THREADX_LOWPOWER_TIMER_CHANNEL 1
  596. #define BOARD_THREADX_LOWPOWER_TIMER_IRQ IRQn_PTMR
  597. #define BOARD_THREADX_LOWPOWER_TIMER_CLK_NAME clock_ptmr
  598. /* uC/OS-III Definitions */
  599. #define BOARD_UCOS_TIMER HPM_GPTMR6
  600. #define BOARD_UCOS_TIMER_CHANNEL 1
  601. #define BOARD_UCOS_TIMER_IRQ IRQn_GPTMR6
  602. #define BOARD_UCOS_TIMER_CLK_NAME clock_gptmr6
  603. /* LOBS */
  604. #define BOARD_LOBS_TRIG_GROUP lobs_signal_group_PF
  605. #define BOARD_LOBS_TRIG_PIN_0 25
  606. #define BOARD_LOBS_TRIG_PIN_1 26
  607. /* i2s over spi Section*/
  608. #define BOARD_I2S_SPI_CS_GPIO_CTRL HPM_GPIO0
  609. #define BOARD_I2S_SPI_CS_GPIO_INDEX GPIO_DI_GPIOE
  610. #define BOARD_I2S_SPI_CS_GPIO_PIN 6
  611. #define BOARD_I2S_SPI_CS_GPIO_PAD IOC_PAD_PA06
  612. #define BOARD_GPTMR_I2S_MCLK HPM_GPTMR5
  613. #define BOARD_GPTMR_I2S_MCLK_CHANNEL 2
  614. #define BOARD_GPTMR_I2S_MCLK_CLK_NAME clock_gptmr5
  615. #define BOARD_GPTMR_I2S_LRCK HPM_GPTMR4
  616. #define BOARD_GPTMR_I2S_LRCK_CHANNEL 0
  617. #define BOARD_GPTMR_I2S_LRCK_CLK_NAME clock_gptmr4
  618. #define BOARD_GPTMR_I2S_BCLK HPM_GPTMR4
  619. #define BOARD_GPTMR_I2S_BLCK_CHANNEL 3
  620. #define BOARD_GPTMR_I2S_BLCK_CLK_NAME clock_gptmr4
  621. #define BOARD_GPTMR_I2S_FINSH HPM_GPTMR0
  622. #define BOARD_GPTMR_I2S_FINSH_IRQ IRQn_GPTMR0
  623. #define BOARD_GPTMR_I2S_FINSH_CHANNEL 1
  624. #define BOARD_GPTMR_I2S_FINSH_CLK_NAME clock_gptmr0
  625. /* PPI */
  626. #define BOARD_PPI_ASYNC_SRAM_AD_MUX_MODE true
  627. #define BOARD_PPI_ASYNC_SRAM_CS_INDEX 0
  628. #define BOARD_PPI_ASYNC_SRAM_SIG_DQ0_7 ppi_dq_pins_0_7
  629. #define BOARD_PPI_ASYNC_SRAM_SIG_DQ8_15 ppi_dq_pins_8_15
  630. #define BOARD_PPI_ASYNC_SRAM_SIG_DQ16_23 ppi_dq_pins_16_23
  631. #define BOARD_PPI_ASYNC_SRAM_SIG_DQ24_31 ppi_dq_pins_24_31
  632. #define BOARD_PPI_ASYNC_SRAM_ADV_CTRL_PIN 3
  633. #define BOARD_PPI_ASYNC_SRAM_WE_CTRL_PIN 4
  634. #define BOARD_PPI_ASYNC_SRAM_OE_CTRL_PIN 5
  635. #define BOARD_PPI_ASYNC_SRAM_SIZE (128 * 1024)
  636. #define BOARD_PPI_ADC_CS_INDEX 0
  637. /* BGPR */
  638. #define BOARD_BGPR HPM_BGPR0
  639. #if defined(__cplusplus)
  640. extern "C" {
  641. #endif /* __cplusplus */
  642. typedef void (*board_timer_cb)(void);
  643. void board_init(void);
  644. void board_init_console(void);
  645. void board_init_core1(void);
  646. void board_init_uart(UART_Type *ptr);
  647. uint32_t board_init_i2c_clock(I2C_Type *ptr);
  648. void board_init_i2c(I2C_Type *ptr);
  649. void board_init_can(MCAN_Type *ptr);
  650. void board_init_sdram_pins(void);
  651. void board_init_gpio_pins(void);
  652. void board_init_spi_pins(SPI_Type *ptr);
  653. void board_init_spi_pins_with_gpio_as_cs(SPI_Type *ptr);
  654. void board_write_spi_cs(uint32_t pin, uint8_t state);
  655. uint8_t board_get_led_gpio_off_level(void);
  656. void board_init_led_pins(void);
  657. void board_led_write(uint8_t state);
  658. void board_led_toggle(void);
  659. /* Initialize SoC overall clocks */
  660. void board_init_clock(void);
  661. uint32_t board_init_femc_clock(void);
  662. uint32_t board_init_uart_clock(UART_Type *ptr);
  663. uint32_t board_init_spi_clock(SPI_Type *ptr);
  664. uint32_t board_init_can_clock(MCAN_Type *ptr);
  665. uint32_t board_init_adc_clock(void *ptr, bool clk_src_bus);
  666. void board_init_acmp_clock(ACMP_Type *ptr);
  667. void board_init_i2s_pins(I2S_Type *ptr);
  668. uint32_t board_config_i2s_clock(I2S_Type *ptr, uint32_t sample_rate);
  669. uint32_t board_init_pdm_clock(void);
  670. uint32_t board_init_dao_clock(void);
  671. void board_init_dao_pins(void);
  672. void board_init_adc16_pins(void);
  673. void board_init_acmp_pins(void);
  674. void board_init_usb(USB_Type *ptr);
  675. void board_init_enet_pps_pins(ENET_Type *ptr);
  676. void board_init_enet_pps_capture_pins(ENET_Type *ptr);
  677. uint8_t board_get_enet_dma_pbl(ENET_Type *ptr);
  678. hpm_stat_t board_reset_enet_phy(ENET_Type *ptr);
  679. hpm_stat_t board_init_enet_pins(ENET_Type *ptr);
  680. hpm_stat_t board_init_enet_rmii_reference_clock(ENET_Type *ptr, bool internal);
  681. hpm_stat_t board_init_enet_rgmii_clock_delay(ENET_Type *ptr);
  682. hpm_stat_t board_init_enet_ptp_clock(ENET_Type *ptr);
  683. hpm_stat_t board_enable_enet_irq(ENET_Type *ptr);
  684. hpm_stat_t board_disable_enet_irq(ENET_Type *ptr);
  685. void board_reset_tsw_phy(TSW_Type *ptr, uint8_t port);
  686. void board_init_tsw_pins(TSW_Type *ptr);
  687. void board_init_tsw_rgmii_clock_delay(TSW_Type *ptr, uint8_t port);
  688. /*
  689. * @brief Initialize PMP and PMA for but not limited to the following purposes:
  690. * -- non-cacheable memory initialization
  691. */
  692. void board_init_pmp(void);
  693. void board_delay_us(uint32_t us);
  694. void board_delay_ms(uint32_t ms);
  695. void board_timer_create(uint32_t ms, board_timer_cb cb);
  696. void board_ungate_mchtmr_at_lp_mode(void);
  697. /*
  698. * Get GPIO pin level of onboard LED
  699. */
  700. uint8_t board_get_led_gpio_off_level(void);
  701. void board_init_ethercat(ESC_Type *ptr);
  702. void board_init_switch_led(void);
  703. void board_init_sei_pins(SEI_Type *ptr, uint8_t sei_ctrl_idx);
  704. void board_init_adc_qeiv2_pins(void);
  705. void board_init_gptmr_channel_pin(GPTMR_Type *ptr, uint32_t channel, bool as_comp);
  706. uint8_t board_get_led_pwm_off_level(void);
  707. void board_disable_output_rgb_led(uint8_t color);
  708. void board_enable_output_rgb_led(uint8_t color);
  709. void board_init_rgb_pwm_pins(void);
  710. uint32_t board_init_gptmr_clock(GPTMR_Type *ptr);
  711. #if defined(__cplusplus)
  712. }
  713. #endif /* __cplusplus */
  714. #endif /* _HPM_BOARD_H */