mmu.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2012-01-10 bernard porting to AM1808
  9. * 2021-11-28 GuEe-GUI first version
  10. * 2022-12-10 WangXiaoyao porting to MM
  11. */
  12. #include <rthw.h>
  13. #include <rtthread.h>
  14. #include <stddef.h>
  15. #include <stdint.h>
  16. #include <string.h>
  17. #include "mm_aspace.h"
  18. #include "mm_page.h"
  19. #include "mmu.h"
  20. #include "tlb.h"
  21. #ifdef RT_USING_SMART
  22. #include "ioremap.h"
  23. #include <lwp_mm.h>
  24. #endif
  25. #define DBG_TAG "hw.mmu"
  26. #define DBG_LVL DBG_LOG
  27. #include <rtdbg.h>
  28. #define MMU_LEVEL_MASK 0x1ffUL
  29. #define MMU_LEVEL_SHIFT 9
  30. #define MMU_ADDRESS_BITS 39
  31. #define MMU_ADDRESS_MASK 0x0000fffffffff000UL
  32. #define MMU_ATTRIB_MASK 0xfff0000000000ffcUL
  33. #define MMU_TYPE_MASK 3UL
  34. #define MMU_TYPE_USED 1UL
  35. #define MMU_TYPE_BLOCK 1UL
  36. #define MMU_TYPE_TABLE 3UL
  37. #define MMU_TYPE_PAGE 3UL
  38. #define MMU_TBL_BLOCK_2M_LEVEL 2
  39. #define MMU_TBL_PAGE_4k_LEVEL 3
  40. #define MMU_TBL_LEVEL_NR 4
  41. volatile unsigned long MMUTable[512] __attribute__((aligned(4 * 1024)));
  42. struct mmu_level_info
  43. {
  44. unsigned long *pos;
  45. void *page;
  46. };
  47. static void _kenrel_unmap_4K(unsigned long *lv0_tbl, void *v_addr)
  48. {
  49. int level;
  50. unsigned long va = (unsigned long)v_addr;
  51. unsigned long *cur_lv_tbl = lv0_tbl;
  52. unsigned long page;
  53. unsigned long off;
  54. struct mmu_level_info level_info[4];
  55. int ref;
  56. int level_shift = MMU_ADDRESS_BITS;
  57. unsigned long *pos;
  58. rt_memset(level_info, 0, sizeof level_info);
  59. for (level = 0; level < MMU_TBL_LEVEL_NR; level++)
  60. {
  61. off = (va >> level_shift);
  62. off &= MMU_LEVEL_MASK;
  63. page = cur_lv_tbl[off];
  64. if (!(page & MMU_TYPE_USED))
  65. {
  66. break;
  67. }
  68. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  69. {
  70. break;
  71. }
  72. /* next table entry in current level */
  73. level_info[level].pos = cur_lv_tbl + off;
  74. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  75. cur_lv_tbl = (unsigned long *)((unsigned long)cur_lv_tbl - PV_OFFSET);
  76. level_info[level].page = cur_lv_tbl;
  77. level_shift -= MMU_LEVEL_SHIFT;
  78. }
  79. level = MMU_TBL_PAGE_4k_LEVEL;
  80. pos = level_info[level].pos;
  81. if (pos)
  82. {
  83. *pos = (unsigned long)RT_NULL;
  84. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, pos, sizeof(void *));
  85. }
  86. level--;
  87. while (level >= 0)
  88. {
  89. pos = level_info[level].pos;
  90. if (pos)
  91. {
  92. void *cur_page = level_info[level].page;
  93. ref = rt_page_ref_get(cur_page, 0);
  94. if (ref == 1)
  95. {
  96. *pos = (unsigned long)RT_NULL;
  97. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, pos, sizeof(void *));
  98. }
  99. rt_pages_free(cur_page, 0);
  100. }
  101. else
  102. {
  103. break;
  104. }
  105. level--;
  106. }
  107. return;
  108. }
  109. static int _kernel_map_4K(unsigned long *lv0_tbl, void *vaddr, void *paddr, unsigned long attr)
  110. {
  111. int ret = 0;
  112. int level;
  113. unsigned long *cur_lv_tbl = lv0_tbl;
  114. unsigned long page;
  115. unsigned long off;
  116. intptr_t va = (intptr_t)vaddr;
  117. intptr_t pa = (intptr_t)paddr;
  118. int level_shift = MMU_ADDRESS_BITS;
  119. if (va & ARCH_PAGE_MASK)
  120. {
  121. return MMU_MAP_ERROR_VANOTALIGN;
  122. }
  123. if (pa & ARCH_PAGE_MASK)
  124. {
  125. return MMU_MAP_ERROR_PANOTALIGN;
  126. }
  127. for (level = 0; level < MMU_TBL_PAGE_4k_LEVEL; level++)
  128. {
  129. off = (va >> level_shift);
  130. off &= MMU_LEVEL_MASK;
  131. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  132. {
  133. page = (unsigned long)rt_pages_alloc_ext(0, PAGE_ANY_AVAILABLE);
  134. if (!page)
  135. {
  136. ret = MMU_MAP_ERROR_NOPAGE;
  137. goto err;
  138. }
  139. rt_memset((void *)page, 0, ARCH_PAGE_SIZE);
  140. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, (void *)page, ARCH_PAGE_SIZE);
  141. cur_lv_tbl[off] = (page + PV_OFFSET) | MMU_TYPE_TABLE;
  142. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, cur_lv_tbl + off, sizeof(void *));
  143. }
  144. else
  145. {
  146. page = cur_lv_tbl[off];
  147. page &= MMU_ADDRESS_MASK;
  148. /* page to va */
  149. page -= PV_OFFSET;
  150. rt_page_ref_inc((void *)page, 0);
  151. }
  152. page = cur_lv_tbl[off];
  153. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  154. {
  155. /* is block! error! */
  156. ret = MMU_MAP_ERROR_CONFLICT;
  157. goto err;
  158. }
  159. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  160. cur_lv_tbl = (unsigned long *)((unsigned long)cur_lv_tbl - PV_OFFSET);
  161. level_shift -= MMU_LEVEL_SHIFT;
  162. }
  163. /* now is level page */
  164. attr &= MMU_ATTRIB_MASK;
  165. pa |= (attr | MMU_TYPE_PAGE); /* page */
  166. off = (va >> ARCH_PAGE_SHIFT);
  167. off &= MMU_LEVEL_MASK;
  168. cur_lv_tbl[off] = pa; /* page */
  169. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, cur_lv_tbl + off, sizeof(void *));
  170. return ret;
  171. err:
  172. _kenrel_unmap_4K(lv0_tbl, (void *)va);
  173. return ret;
  174. }
  175. static int _kernel_map_2M(unsigned long *lv0_tbl, void *vaddr, void *paddr, unsigned long attr)
  176. {
  177. int ret = 0;
  178. int level;
  179. unsigned long *cur_lv_tbl = lv0_tbl;
  180. unsigned long page;
  181. unsigned long off;
  182. unsigned long va = (unsigned long)vaddr;
  183. unsigned long pa = (unsigned long)paddr;
  184. int level_shift = MMU_ADDRESS_BITS;
  185. if (va & ARCH_SECTION_MASK)
  186. {
  187. return MMU_MAP_ERROR_VANOTALIGN;
  188. }
  189. if (pa & ARCH_SECTION_MASK)
  190. {
  191. return MMU_MAP_ERROR_PANOTALIGN;
  192. }
  193. for (level = 0; level < MMU_TBL_BLOCK_2M_LEVEL; level++)
  194. {
  195. off = (va >> level_shift);
  196. off &= MMU_LEVEL_MASK;
  197. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  198. {
  199. page = (unsigned long)rt_pages_alloc_ext(0, PAGE_ANY_AVAILABLE);
  200. if (!page)
  201. {
  202. ret = MMU_MAP_ERROR_NOPAGE;
  203. goto err;
  204. }
  205. rt_memset((char *)page, 0, ARCH_PAGE_SIZE);
  206. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, (void *)page, ARCH_PAGE_SIZE);
  207. cur_lv_tbl[off] = (page + PV_OFFSET) | MMU_TYPE_TABLE;
  208. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, cur_lv_tbl + off, sizeof(void *));
  209. }
  210. else
  211. {
  212. page = cur_lv_tbl[off];
  213. page &= MMU_ADDRESS_MASK;
  214. /* page to va */
  215. page -= PV_OFFSET;
  216. rt_page_ref_inc((void *)page, 0);
  217. }
  218. page = cur_lv_tbl[off];
  219. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  220. {
  221. /* is block! error! */
  222. ret = MMU_MAP_ERROR_CONFLICT;
  223. goto err;
  224. }
  225. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  226. cur_lv_tbl = (unsigned long *)((unsigned long)cur_lv_tbl - PV_OFFSET);
  227. level_shift -= MMU_LEVEL_SHIFT;
  228. }
  229. /* now is level page */
  230. attr &= MMU_ATTRIB_MASK;
  231. pa |= (attr | MMU_TYPE_BLOCK); /* block */
  232. off = (va >> ARCH_SECTION_SHIFT);
  233. off &= MMU_LEVEL_MASK;
  234. cur_lv_tbl[off] = pa;
  235. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, cur_lv_tbl + off, sizeof(void *));
  236. return ret;
  237. err:
  238. _kenrel_unmap_4K(lv0_tbl, (void *)va);
  239. return ret;
  240. }
  241. void *rt_hw_mmu_map(rt_aspace_t aspace, void *v_addr, void *p_addr, size_t size,
  242. size_t attr)
  243. {
  244. int ret = -1;
  245. void *unmap_va = v_addr;
  246. size_t npages;
  247. size_t stride;
  248. int (*mapper)(unsigned long *lv0_tbl, void *vaddr, void *paddr, unsigned long attr);
  249. if (((rt_ubase_t)v_addr & ARCH_SECTION_MASK) || (size & ARCH_SECTION_MASK))
  250. {
  251. /* legacy 4k mapping */
  252. npages = size >> ARCH_PAGE_SHIFT;
  253. stride = ARCH_PAGE_SIZE;
  254. mapper = _kernel_map_4K;
  255. }
  256. else
  257. {
  258. /* 2m huge page */
  259. npages = size >> ARCH_SECTION_SHIFT;
  260. stride = ARCH_SECTION_SIZE;
  261. mapper = _kernel_map_2M;
  262. }
  263. while (npages--)
  264. {
  265. MM_PGTBL_LOCK(aspace);
  266. ret = mapper(aspace->page_table, v_addr, p_addr, attr);
  267. MM_PGTBL_UNLOCK(aspace);
  268. if (ret != 0)
  269. {
  270. /* other types of return value are taken as programming error */
  271. RT_ASSERT(ret == MMU_MAP_ERROR_NOPAGE);
  272. /* error, undo map */
  273. while (unmap_va != v_addr)
  274. {
  275. MM_PGTBL_LOCK(aspace);
  276. _kenrel_unmap_4K(aspace->page_table, (void *)unmap_va);
  277. MM_PGTBL_UNLOCK(aspace);
  278. unmap_va = (char *)unmap_va + stride;
  279. }
  280. break;
  281. }
  282. v_addr = (char *)v_addr + stride;
  283. p_addr = (char *)p_addr + stride;
  284. }
  285. if (ret == 0)
  286. {
  287. return unmap_va;
  288. }
  289. return NULL;
  290. }
  291. void rt_hw_mmu_unmap(rt_aspace_t aspace, void *v_addr, size_t size)
  292. {
  293. // caller guarantee that v_addr & size are page aligned
  294. size_t npages = size >> ARCH_PAGE_SHIFT;
  295. if (!aspace->page_table)
  296. {
  297. return;
  298. }
  299. while (npages--)
  300. {
  301. MM_PGTBL_LOCK(aspace);
  302. _kenrel_unmap_4K(aspace->page_table, v_addr);
  303. MM_PGTBL_UNLOCK(aspace);
  304. v_addr = (char *)v_addr + ARCH_PAGE_SIZE;
  305. }
  306. }
  307. void rt_hw_aspace_switch(rt_aspace_t aspace)
  308. {
  309. if (aspace != &rt_kernel_space)
  310. {
  311. void *pgtbl = aspace->page_table;
  312. pgtbl = rt_kmem_v2p(pgtbl);
  313. rt_ubase_t tcr;
  314. __asm__ volatile("msr ttbr0_el1, %0" ::"r"(pgtbl) : "memory");
  315. __asm__ volatile("mrs %0, tcr_el1" : "=r"(tcr));
  316. tcr &= ~(1ul << 7);
  317. __asm__ volatile("msr tcr_el1, %0\n"
  318. "isb" ::"r"(tcr)
  319. : "memory");
  320. rt_hw_tlb_invalidate_all_local();
  321. }
  322. }
  323. void rt_hw_mmu_ktbl_set(unsigned long tbl)
  324. {
  325. #ifdef RT_USING_SMART
  326. tbl += PV_OFFSET;
  327. __asm__ volatile("msr TTBR1_EL1, %0\n dsb sy\nisb" ::"r"(tbl) : "memory");
  328. #else
  329. __asm__ volatile("msr TTBR0_EL1, %0\n dsb sy\nisb" ::"r"(tbl) : "memory");
  330. #endif
  331. __asm__ volatile("tlbi vmalle1\n dsb sy\nisb" ::: "memory");
  332. __asm__ volatile("ic ialluis\n dsb sy\nisb" ::: "memory");
  333. }
  334. /**
  335. * @brief setup Page Table for kernel space. It's a fixed map
  336. * and all mappings cannot be changed after initialization.
  337. *
  338. * Memory region in struct mem_desc must be page aligned,
  339. * otherwise is a failure and no report will be
  340. * returned.
  341. *
  342. * @param mmu_info
  343. * @param mdesc
  344. * @param desc_nr
  345. */
  346. void rt_hw_mmu_setup(rt_aspace_t aspace, struct mem_desc *mdesc, int desc_nr)
  347. {
  348. void *err;
  349. for (size_t i = 0; i < desc_nr; i++)
  350. {
  351. size_t attr;
  352. switch (mdesc->attr)
  353. {
  354. case NORMAL_MEM:
  355. attr = MMU_MAP_K_RWCB;
  356. break;
  357. case NORMAL_NOCACHE_MEM:
  358. attr = MMU_MAP_K_RWCB;
  359. break;
  360. case DEVICE_MEM:
  361. attr = MMU_MAP_K_DEVICE;
  362. break;
  363. default:
  364. attr = MMU_MAP_K_DEVICE;
  365. }
  366. struct rt_mm_va_hint hint = {.flags = MMF_MAP_FIXED,
  367. .limit_start = aspace->start,
  368. .limit_range_size = aspace->size,
  369. .map_size = mdesc->vaddr_end -
  370. mdesc->vaddr_start + 1,
  371. .prefer = (void *)mdesc->vaddr_start};
  372. if (mdesc->paddr_start == (rt_size_t)ARCH_MAP_FAILED)
  373. mdesc->paddr_start = mdesc->vaddr_start + PV_OFFSET;
  374. int retval;
  375. retval = rt_aspace_map_phy_static(aspace, &mdesc->varea, &hint, attr,
  376. mdesc->paddr_start >> MM_PAGE_SHIFT, &err);
  377. if (retval)
  378. {
  379. LOG_E("%s: map failed with code %d", retval);
  380. RT_ASSERT(0);
  381. }
  382. mdesc++;
  383. }
  384. rt_hw_mmu_ktbl_set((unsigned long)rt_kernel_space.page_table);
  385. rt_page_cleanup();
  386. }
  387. #ifdef RT_USING_SMART
  388. static void _init_region(void *vaddr, size_t size)
  389. {
  390. rt_ioremap_start = vaddr;
  391. rt_ioremap_size = size;
  392. rt_mpr_start = (char *)rt_ioremap_start - rt_mpr_size;
  393. }
  394. #else
  395. #define RTOS_VEND (0xfffffffff000UL)
  396. static inline void _init_region(void *vaddr, size_t size)
  397. {
  398. rt_mpr_start = (void *)(RTOS_VEND - rt_mpr_size);
  399. }
  400. #endif
  401. /**
  402. * This function will initialize rt_mmu_info structure.
  403. *
  404. * @param mmu_info rt_mmu_info structure
  405. * @param v_address virtual address
  406. * @param size map size
  407. * @param vtable mmu table
  408. * @param pv_off pv offset in kernel space
  409. *
  410. * @return 0 on successful and -1 for fail
  411. */
  412. int rt_hw_mmu_map_init(rt_aspace_t aspace, void *v_address, size_t size,
  413. size_t *vtable, size_t pv_off)
  414. {
  415. size_t va_s, va_e;
  416. if (!aspace || !vtable)
  417. {
  418. return -1;
  419. }
  420. va_s = (size_t)v_address;
  421. va_e = (size_t)v_address + size - 1;
  422. if (va_e < va_s)
  423. {
  424. return -1;
  425. }
  426. va_s >>= ARCH_SECTION_SHIFT;
  427. va_e >>= ARCH_SECTION_SHIFT;
  428. if (va_s == 0)
  429. {
  430. return -1;
  431. }
  432. #ifdef RT_USING_SMART
  433. rt_aspace_init(aspace, (void *)KERNEL_VADDR_START, 0 - KERNEL_VADDR_START,
  434. vtable);
  435. #else
  436. rt_aspace_init(aspace, (void *)0x1000, RTOS_VEND - 0x1000ul, vtable);
  437. #endif
  438. _init_region(v_address, size);
  439. return 0;
  440. }
  441. /************ setting el1 mmu register**************
  442. MAIR_EL1
  443. index 0 : memory outer writeback, write/read alloc
  444. index 1 : memory nocache
  445. index 2 : device nGnRnE
  446. *****************************************************/
  447. void mmu_tcr_init(void)
  448. {
  449. unsigned long val64;
  450. val64 = 0x00447fUL;
  451. __asm__ volatile("msr MAIR_EL1, %0\n dsb sy\n" ::"r"(val64));
  452. /* TCR_EL1 */
  453. val64 = (16UL << 0) /* t0sz 48bit */
  454. | (0x0UL << 6) /* reserved */
  455. | (0x0UL << 7) /* epd0 */
  456. | (0x3UL << 8) /* t0 wb cacheable */
  457. | (0x3UL << 10) /* inner shareable */
  458. | (0x2UL << 12) /* t0 outer shareable */
  459. | (0x0UL << 14) /* t0 4K */
  460. | (16UL << 16) /* t1sz 48bit */
  461. | (0x0UL << 22) /* define asid use ttbr0.asid */
  462. | (0x0UL << 23) /* epd1 */
  463. | (0x3UL << 24) /* t1 inner wb cacheable */
  464. | (0x3UL << 26) /* t1 outer wb cacheable */
  465. | (0x2UL << 28) /* t1 outer shareable */
  466. | (0x2UL << 30) /* t1 4k */
  467. | (0x1UL << 32) /* 001b 64GB PA */
  468. | (0x0UL << 35) /* reserved */
  469. | (0x1UL << 36) /* as: 0:8bit 1:16bit */
  470. | (0x0UL << 37) /* tbi0 */
  471. | (0x0UL << 38); /* tbi1 */
  472. __asm__ volatile("msr TCR_EL1, %0\n" ::"r"(val64));
  473. }
  474. struct page_table
  475. {
  476. unsigned long page[512];
  477. };
  478. /* */
  479. static struct page_table __init_page_array[6] rt_align(0x1000);
  480. static unsigned long __page_off = 2UL; /* 0, 1 for ttbr0, ttrb1 */
  481. unsigned long get_ttbrn_base(void)
  482. {
  483. return (unsigned long) __init_page_array;
  484. }
  485. unsigned long get_free_page(void)
  486. {
  487. __page_off++;
  488. return (unsigned long) (__init_page_array[__page_off - 1].page);
  489. }
  490. static int _map_single_page_2M(unsigned long *lv0_tbl, unsigned long va,
  491. unsigned long pa, unsigned long attr)
  492. {
  493. int level;
  494. unsigned long *cur_lv_tbl = lv0_tbl;
  495. unsigned long page;
  496. unsigned long off;
  497. int level_shift = MMU_ADDRESS_BITS;
  498. if (va & ARCH_SECTION_MASK)
  499. {
  500. return MMU_MAP_ERROR_VANOTALIGN;
  501. }
  502. if (pa & ARCH_SECTION_MASK)
  503. {
  504. return MMU_MAP_ERROR_PANOTALIGN;
  505. }
  506. for (level = 0; level < MMU_TBL_BLOCK_2M_LEVEL; level++)
  507. {
  508. off = (va >> level_shift);
  509. off &= MMU_LEVEL_MASK;
  510. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  511. {
  512. page = get_free_page();
  513. if (!page)
  514. {
  515. return MMU_MAP_ERROR_NOPAGE;
  516. }
  517. rt_memset((char *)page, 0, ARCH_PAGE_SIZE);
  518. cur_lv_tbl[off] = page | MMU_TYPE_TABLE;
  519. }
  520. page = cur_lv_tbl[off];
  521. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  522. {
  523. /* is block! error! */
  524. return MMU_MAP_ERROR_CONFLICT;
  525. }
  526. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  527. level_shift -= MMU_LEVEL_SHIFT;
  528. }
  529. attr &= MMU_ATTRIB_MASK;
  530. pa |= (attr | MMU_TYPE_BLOCK); /* block */
  531. off = (va >> ARCH_SECTION_SHIFT);
  532. off &= MMU_LEVEL_MASK;
  533. cur_lv_tbl[off] = pa;
  534. return 0;
  535. }
  536. void *rt_ioremap_early(void *paddr, size_t size)
  537. {
  538. size_t count;
  539. static void *tbl = RT_NULL;
  540. if (!size)
  541. {
  542. return RT_NULL;
  543. }
  544. if (!tbl)
  545. {
  546. tbl = rt_hw_mmu_tbl_get();
  547. }
  548. count = (size + ARCH_SECTION_MASK) >> ARCH_SECTION_SHIFT;
  549. while (count --> 0)
  550. {
  551. _map_single_page_2M(tbl, (unsigned long)paddr, (unsigned long)paddr, MMU_MAP_K_DEVICE);
  552. }
  553. return paddr;
  554. }
  555. static int _init_map_2M(unsigned long *lv0_tbl, unsigned long va,
  556. unsigned long pa, unsigned long count,
  557. unsigned long attr)
  558. {
  559. unsigned long i;
  560. int ret;
  561. if (va & ARCH_SECTION_MASK)
  562. {
  563. return -1;
  564. }
  565. if (pa & ARCH_SECTION_MASK)
  566. {
  567. return -1;
  568. }
  569. for (i = 0; i < count; i++)
  570. {
  571. ret = _map_single_page_2M(lv0_tbl, va, pa, attr);
  572. va += ARCH_SECTION_SIZE;
  573. pa += ARCH_SECTION_SIZE;
  574. if (ret != 0)
  575. {
  576. return ret;
  577. }
  578. }
  579. return 0;
  580. }
  581. static unsigned long *_query(rt_aspace_t aspace, void *vaddr, int *plvl_shf)
  582. {
  583. int level;
  584. unsigned long va = (unsigned long)vaddr;
  585. unsigned long *cur_lv_tbl;
  586. unsigned long page;
  587. unsigned long off;
  588. int level_shift = MMU_ADDRESS_BITS;
  589. cur_lv_tbl = aspace->page_table;
  590. RT_ASSERT(cur_lv_tbl);
  591. for (level = 0; level < MMU_TBL_PAGE_4k_LEVEL; level++)
  592. {
  593. off = (va >> level_shift);
  594. off &= MMU_LEVEL_MASK;
  595. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  596. {
  597. return (void *)0;
  598. }
  599. page = cur_lv_tbl[off];
  600. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  601. {
  602. *plvl_shf = level_shift;
  603. return &cur_lv_tbl[off];
  604. }
  605. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  606. cur_lv_tbl = (unsigned long *)((unsigned long)cur_lv_tbl - PV_OFFSET);
  607. level_shift -= MMU_LEVEL_SHIFT;
  608. }
  609. /* now is level MMU_TBL_PAGE_4k_LEVEL */
  610. off = (va >> ARCH_PAGE_SHIFT);
  611. off &= MMU_LEVEL_MASK;
  612. page = cur_lv_tbl[off];
  613. if (!(page & MMU_TYPE_USED))
  614. {
  615. return (void *)0;
  616. }
  617. *plvl_shf = level_shift;
  618. return &cur_lv_tbl[off];
  619. }
  620. void *rt_hw_mmu_v2p(rt_aspace_t aspace, void *v_addr)
  621. {
  622. int level_shift;
  623. unsigned long paddr;
  624. if (aspace == &rt_kernel_space)
  625. {
  626. paddr = (unsigned long)rt_hw_mmu_kernel_v2p(v_addr);
  627. }
  628. else
  629. {
  630. unsigned long *pte = _query(aspace, v_addr, &level_shift);
  631. if (pte)
  632. {
  633. paddr = *pte & MMU_ADDRESS_MASK;
  634. paddr |= (rt_ubase_t)v_addr & ((1ul << level_shift) - 1);
  635. }
  636. else
  637. {
  638. paddr = (unsigned long)ARCH_MAP_FAILED;
  639. }
  640. }
  641. return (void *)paddr;
  642. }
  643. static int _noncache(rt_ubase_t *pte)
  644. {
  645. int err = 0;
  646. const rt_ubase_t idx_shift = 2;
  647. const rt_ubase_t idx_mask = 0x7 << idx_shift;
  648. rt_ubase_t entry = *pte;
  649. if ((entry & idx_mask) == (NORMAL_MEM << idx_shift))
  650. {
  651. *pte = (entry & ~idx_mask) | (NORMAL_NOCACHE_MEM << idx_shift);
  652. }
  653. else
  654. {
  655. // do not support other type to be noncache
  656. err = -RT_ENOSYS;
  657. }
  658. return err;
  659. }
  660. static int _cache(rt_ubase_t *pte)
  661. {
  662. int err = 0;
  663. const rt_ubase_t idx_shift = 2;
  664. const rt_ubase_t idx_mask = 0x7 << idx_shift;
  665. rt_ubase_t entry = *pte;
  666. if ((entry & idx_mask) == (NORMAL_NOCACHE_MEM << idx_shift))
  667. {
  668. *pte = (entry & ~idx_mask) | (NORMAL_MEM << idx_shift);
  669. }
  670. else
  671. {
  672. // do not support other type to be cache
  673. err = -RT_ENOSYS;
  674. }
  675. return err;
  676. }
  677. static int (*control_handler[MMU_CNTL_DUMMY_END])(rt_ubase_t *pte) = {
  678. [MMU_CNTL_CACHE] = _cache,
  679. [MMU_CNTL_NONCACHE] = _noncache,
  680. };
  681. int rt_hw_mmu_control(struct rt_aspace *aspace, void *vaddr, size_t size,
  682. enum rt_mmu_cntl cmd)
  683. {
  684. int level_shift;
  685. int err = -RT_EINVAL;
  686. rt_ubase_t vstart = (rt_ubase_t)vaddr;
  687. rt_ubase_t vend = vstart + size;
  688. int (*handler)(rt_ubase_t * pte);
  689. if (cmd >= 0 && cmd < MMU_CNTL_DUMMY_END)
  690. {
  691. handler = control_handler[cmd];
  692. while (vstart < vend)
  693. {
  694. rt_ubase_t *pte = _query(aspace, (void *)vstart, &level_shift);
  695. rt_ubase_t range_end = vstart + (1ul << level_shift);
  696. RT_ASSERT(range_end <= vend);
  697. if (pte)
  698. {
  699. err = handler(pte);
  700. RT_ASSERT(err == RT_EOK);
  701. }
  702. vstart = range_end;
  703. }
  704. }
  705. else
  706. {
  707. err = -RT_ENOSYS;
  708. }
  709. return err;
  710. }
  711. void rt_hw_mem_setup_early(unsigned long *tbl0, unsigned long *tbl1,
  712. unsigned long size, unsigned long pv_off)
  713. {
  714. int ret;
  715. unsigned long count = (size + ARCH_SECTION_MASK) >> ARCH_SECTION_SHIFT;
  716. unsigned long normal_attr = MMU_MAP_CUSTOM(MMU_AP_KAUN, NORMAL_MEM);
  717. #ifdef RT_USING_SMART
  718. unsigned long va = KERNEL_VADDR_START;
  719. #else
  720. extern unsigned char _start;
  721. unsigned long va = (unsigned long) &_start;
  722. va = RT_ALIGN_DOWN(va, 0x200000);
  723. #endif
  724. /* setup pv off */
  725. rt_kmem_pvoff_set(pv_off);
  726. /* clean the first two pages */
  727. rt_memset((char *)tbl0, 0, ARCH_PAGE_SIZE);
  728. rt_memset((char *)tbl1, 0, ARCH_PAGE_SIZE);
  729. ret = _init_map_2M(tbl1, va, va + pv_off, count, normal_attr);
  730. if (ret != 0)
  731. {
  732. while (1);
  733. }
  734. ret = _init_map_2M(tbl0, va + pv_off, va + pv_off, count, normal_attr);
  735. if (ret != 0)
  736. {
  737. while (1);
  738. }
  739. }