fsp.scat 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882
  1. #! armclang -mcpu=cortex-m4 --target=arm-arm-none-eabi -E -x c -I.
  2. #include "memory_regions.scat"
  3. ; This scatter-file places the vector table, application code, data, stacks and heap at suitable addresses in the memory map.
  4. #define ROM_REGISTERS_START 0x400
  5. ; Uncomment and set XIP_SECONDARY_SLOT_IMAGE to 1 below for the secondary XIP application image.
  6. ; #define XIP_SECONDARY_SLOT_IMAGE 1
  7. #ifdef FLASH_BOOTLOADER_LENGTH
  8. #define BL_FLASH_IMAGE_START (FLASH_APPLICATION_IMAGE_NUMBER == 1 ? FLASH_START + FLASH_BOOTLOADER_LENGTH + FLASH_BOOTLOADER_HEADER_LENGTH : \
  9. (defined(BOOTLOADER_SECONDARY_USE_QSPI)) ? FLASH_START + FLASH_BOOTLOADER_LENGTH + FLASH_BOOTLOADER_SCRATCH_LENGTH + FLASH_BOOTLOADER_HEADER_LENGTH : \
  10. (defined(BOOTLOADER_SECONDARY_USE_OSPI_B)) ? FLASH_START + FLASH_BOOTLOADER_LENGTH + FLASH_BOOTLOADER_SCRATCH_LENGTH + FLASH_BOOTLOADER_HEADER_LENGTH : \
  11. FLASH_START + FLASH_BOOTLOADER_LENGTH + FLASH_BOOTLOADER_SCRATCH_LENGTH + FLASH_APPLICATION_S_LENGTH + FLASH_BOOTLOADER_HEADER_LENGTH)
  12. #define BL_FLASH_IMAGE_END (BL_FLASH_IMAGE_START + FLASH_APPLICATION_S_LENGTH - FLASH_BOOTLOADER_HEADER_LENGTH)
  13. #define BL_XIP_SECONDARY_FLASH_IMAGE_START (FLASH_START + FLASH_BOOTLOADER_LENGTH + FLASH_APPLICATION_S_LENGTH + FLASH_BOOTLOADER_HEADER_LENGTH)
  14. #define BL_XIP_SECONDARY_FLASH_IMAGE_END (BL_XIP_SECONDARY_FLASH_IMAGE_START + FLASH_APPLICATION_S_LENGTH - FLASH_BOOTLOADER_HEADER_LENGTH)
  15. #define BL_FLASH_NS_START (FLASH_APPLICATION_NS_LENGTH == 0 ? BL_FLASH_IMAGE_END : \
  16. BL_FLASH_IMAGE_START - FLASH_BOOTLOADER_HEADER_LENGTH + FLASH_APPLICATION_S_LENGTH)
  17. #define BL_FLASH_NSC_START (FLASH_APPLICATION_NS_LENGTH == 0 ? BL_FLASH_IMAGE_END : \
  18. BL_FLASH_NS_START - FLASH_APPLICATION_NSC_LENGTH)
  19. #define BL_FLASH_NS_IMAGE_START (FLASH_APPLICATION_NS_LENGTH == 0 ? BL_FLASH_IMAGE_END : \
  20. BL_FLASH_NS_START + FLASH_BOOTLOADER_HEADER_LENGTH_2)
  21. #define BL_RAM_NS_START (FLASH_APPLICATION_NS_LENGTH == 0 ? RAM_START + RAM_LENGTH : \
  22. RAM_START + RAM_LENGTH - RAM_APPLICATION_NS_LENGTH)
  23. #define BL_RAM_NSC_START (FLASH_APPLICATION_NS_LENGTH == 0 ? RAM_START + RAM_LENGTH : \
  24. BL_RAM_NS_START - RAM_APPLICATION_NSC_LENGTH)
  25. #define BLN_FLASH_IMAGE_START (BL_FLASH_NS_IMAGE_START)
  26. #define BLN_FLASH_IMAGE_END (FLASH_APPLICATION_NS_LENGTH == 0 ? BL_FLASH_IMAGE_END : \
  27. BL_FLASH_NS_IMAGE_START + FLASH_APPLICATION_NS_LENGTH - FLASH_BOOTLOADER_HEADER_LENGTH_2)
  28. #define FLASH_ORIGIN FLASH_START
  29. #define LIMITED_FLASH_LENGTH FLASH_BOOTLOADER_LENGTH
  30. #elif defined FLASH_IMAGE_START
  31. #if defined XIP_SECONDARY_SLOT_IMAGE
  32. #define FLASH_ORIGIN (XIP_SECONDARY_SLOT_IMAGE == 1 ? XIP_SECONDARY_FLASH_IMAGE_START : FLASH_IMAGE_START)
  33. #else
  34. #define FLASH_ORIGIN FLASH_IMAGE_START
  35. #endif
  36. #ifdef FLASH_NS_START
  37. #define LIMITED_FLASH_LENGTH FLASH_NS_START - FLASH_IMAGE_START
  38. #else
  39. #define LIMITED_FLASH_LENGTH FLASH_IMAGE_END - FLASH_IMAGE_START
  40. #endif
  41. #else
  42. #define FLASH_ORIGIN FLASH_START
  43. #define LIMITED_FLASH_LENGTH FLASH_LENGTH
  44. #endif
  45. ; If a flat project has defined RAM_NS_BUFFER_LENGTH, then emit IDAU symbols to allocate non-secure RAM.
  46. #if !defined(PROJECT_NONSECURE) && defined(RAM_NS_BUFFER_LENGTH) && (OPTION_SETTING_S_LENGTH != 0)
  47. #define __RESERVE_NS_RAM (1)
  48. ; Allocate required RAM and align to 32K boundary
  49. #define RAM_NS_BUFFER_START ((RAM_START + RAM_LENGTH - RAM_NS_BUFFER_LENGTH) AND 0xFFFFFFE0)
  50. #else
  51. #define __RESERVE_NS_RAM (0)
  52. #endif
  53. #ifndef FLASH_S_START
  54. #define FLASH_S_START 0
  55. #endif
  56. #ifndef RAM_S_START
  57. #define RAM_S_START RAM_START
  58. #endif
  59. #ifndef DATA_FLASH_S_START
  60. #define DATA_FLASH_S_START DATA_FLASH_START
  61. #endif
  62. #if __RESERVE_NS_RAM
  63. #ifndef RAM_NSC_START
  64. #define RAM_NSC_START RAM_NS_BUFFER_START AND 0xFFFFE000
  65. #endif
  66. #ifndef RAM_NS_START
  67. #define RAM_NS_START RAM_NS_BUFFER_START AND 0xFFFFE000
  68. #endif
  69. #ifndef DATA_FLASH_NS_START
  70. #define DATA_FLASH_NS_START DATA_FLASH_START + DATA_FLASH_LENGTH
  71. #endif
  72. #ifndef FLASH_NSC_START
  73. #define FLASH_NSC_START FLASH_ORIGIN + LIMITED_FLASH_LENGTH
  74. #endif
  75. #ifndef FLASH_NS_START
  76. #define FLASH_NS_START FLASH_ORIGIN + LIMITED_FLASH_LENGTH
  77. #endif
  78. #else
  79. #ifndef RAM_NSC_START
  80. #ifdef PROJECT_SECURE
  81. #define RAM_NSC_START +0 ALIGN 1024
  82. #else
  83. #define RAM_NSC_START RAM_START + RAM_LENGTH
  84. #endif
  85. #endif
  86. #ifndef RAM_NS_START
  87. #ifdef PROJECT_SECURE
  88. #define RAM_NS_START +0 ALIGN 8192
  89. #else
  90. #define RAM_NS_START RAM_START + RAM_LENGTH
  91. #endif
  92. #endif
  93. #ifndef DATA_FLASH_NS_START
  94. #define DATA_FLASH_NS_START +0 ALIGN 1024
  95. #endif
  96. #ifndef FLASH_NSC_START
  97. #define FLASH_NSC_START (AlignExpr(ImageLength(LOAD_REGION_FLASH) + ImageBase(LOAD_REGION_FLASH), 1024))
  98. #endif
  99. #ifndef FLASH_NS_START
  100. #define FLASH_NS_START AlignExpr(+0, 32768)
  101. #endif
  102. #endif
  103. #ifndef QSPI_FLASH_S_START
  104. #define QSPI_FLASH_S_START QSPI_FLASH_START
  105. #endif
  106. #ifndef QSPI_FLASH_NS_START
  107. #define QSPI_FLASH_NS_START +0
  108. #endif
  109. #ifndef OSPI_DEVICE_0_S_START
  110. #define OSPI_DEVICE_0_S_START OSPI_DEVICE_0_START
  111. #endif
  112. #ifndef OSPI_DEVICE_0_NS_START
  113. #define OSPI_DEVICE_0_NS_START +0
  114. #endif
  115. #ifndef OSPI_DEVICE_1_S_START
  116. #define OSPI_DEVICE_1_S_START OSPI_DEVICE_1_START
  117. #endif
  118. #ifndef OSPI_DEVICE_1_NS_START
  119. #define OSPI_DEVICE_1_NS_START +0
  120. #endif
  121. #ifndef SDRAM_S_START
  122. #define SDRAM_S_START SDRAM_START
  123. #endif
  124. #ifndef SDRAM_NS_START
  125. #define SDRAM_NS_START +0
  126. #endif
  127. #ifdef QSPI_FLASH_SIZE
  128. #define QSPI_FLASH_PRV_LENGTH QSPI_FLASH_SIZE
  129. #else
  130. #define QSPI_FLASH_PRV_LENGTH QSPI_FLASH_LENGTH
  131. #endif
  132. #ifdef OSPI_DEVICE_0_SIZE
  133. #define OSPI_DEVICE_0_PRV_LENGTH OSPI_DEVICE_0_SIZE
  134. #else
  135. #define OSPI_DEVICE_0_PRV_LENGTH OSPI_DEVICE_0_LENGTH
  136. #endif
  137. #ifdef OSPI_DEVICE_1_SIZE
  138. #define OSPI_DEVICE_1_PRV_LENGTH OSPI_DEVICE_1_SIZE
  139. #else
  140. #define OSPI_DEVICE_1_PRV_LENGTH OSPI_DEVICE_1_LENGTH
  141. #endif
  142. #ifdef PROJECT_NONSECURE
  143. #define OPTION_SETTING_START_NS (OPTION_SETTING_START)
  144. #else
  145. #define OPTION_SETTING_START_NS (OPTION_SETTING_START + 0x80)
  146. #endif
  147. #define ID_CODE_OVERLAP ((ID_CODE_START > OPTION_SETTING_START) && (ID_CODE_START < OPTION_SETTING_START + OPTION_SETTING_LENGTH))
  148. LOAD_REGION_FLASH FLASH_ORIGIN ALIGN 0x80 LIMITED_FLASH_LENGTH
  149. {
  150. __tz_FLASH_S +0 EMPTY 0
  151. {
  152. }
  153. VECTORS +0 FIXED PADVALUE 0xFFFFFFFF ; maximum of 256 exceptions (256*4 bytes == 0x400)
  154. {
  155. *(.fixed_vectors, +FIRST)
  156. *(.application_vectors)
  157. }
  158. ; MCUs with the OPTION_SETTING region do not use the ROM registers at 0x400.
  159. #if (OPTION_SETTING_LENGTH == 0) && (FLASH_ORIGIN == FLASH_START)
  160. ; Some devices have a gap of code flash between the vector table and ROM Registers.
  161. ; The flash gap section allows applications to place code and data in this section.
  162. ROMGAP +0 FIXED
  163. {
  164. *(.flash_gap)
  165. }
  166. ROMGAP_FILL +0 FIXED FILL 0xFFFFFFFF (0x400 - ImageLength(VECTORS) - ImageLength(ROMGAP))
  167. {
  168. }
  169. ROM_REGISTERS FLASH_START+0x400 FIXED PADVALUE 0xFFFFFFFF
  170. {
  171. bsp_rom_registers.o (.rom_registers)
  172. }
  173. #endif
  174. MCUBOOT_SCE9_KEY +0 FIXED
  175. {
  176. *(.mcuboot_sce9_key)
  177. }
  178. INIT_ARRAY +0 FIXED
  179. {
  180. *(.init_array)
  181. }
  182. USB_DESC_FS +0 FIXED
  183. {
  184. *(.usb_device_desc_fs*)
  185. *(.usb_config_desc_fs*)
  186. *(.usb_interface_desc_fs*)
  187. }
  188. RO_CODE_DATA +0 FIXED
  189. {
  190. *(.text*,.rodata*,.constdata*)
  191. .ANY(+RO)
  192. }
  193. __tz_RAM_S RAM_S_START EMPTY 0
  194. {
  195. }
  196. DTC_VECTOR_TABLE RAM_START UNINIT NOCOMPRESS RAM_LENGTH
  197. {
  198. ; If DTC is used, put the DTC vector table at the start of SRAM.
  199. ; This avoids memory holes due to 1K alignment required by it.
  200. *(.bss.fsp_dtc_vector_table)
  201. }
  202. DATA +0 NOCOMPRESS
  203. {
  204. ; Do not use *(.data*) because it will place data meant for .data_flash in this section.
  205. *(.data.*)
  206. *(.data)
  207. *(.code_in_ram)
  208. #if !__RESERVE_NS_RAM
  209. *(.ns_buffer*)
  210. #endif
  211. .ANY(+RW)
  212. }
  213. BSS +0 NOCOMPRESS
  214. {
  215. *(+ZI)
  216. }
  217. NOINIT +0 UNINIT NOCOMPRESS
  218. {
  219. *(.bss.noinit)
  220. }
  221. ARM_LIB_HEAP +0 ALIGN 8 UNINIT NOCOMPRESS
  222. {
  223. *(.bss.heap)
  224. }
  225. ; ARM_LIB_STACK is not used in FSP, but it must be in the scatter file to avoid a linker error
  226. ARM_LIB_STACK +0 ALIGN 8 UNINIT NOCOMPRESS EMPTY 0
  227. {
  228. }
  229. STACK +0 ALIGN 8 UNINIT NOCOMPRESS
  230. {
  231. *(.bss.stack)
  232. *(.bss.stack.thread)
  233. }
  234. /* This is the end of RAM used in the application. */
  235. RAM_END +0 EMPTY 4
  236. {
  237. }
  238. __tz_RAM_C RAM_NSC_START EMPTY 0
  239. {
  240. }
  241. __tz_RAM_N RAM_NS_START EMPTY 0
  242. {
  243. }
  244. ; Support for OctaRAM
  245. OSPI_DEVICE_0_NO_LOAD OSPI_DEVICE_0_START UNINIT NOCOMPRESS
  246. {
  247. *(.ospi_device_0_no_load*)
  248. }
  249. ; Support for OctaRAM
  250. OSPI_DEVICE_1_NO_LOAD OSPI_DEVICE_1_START UNINIT NOCOMPRESS
  251. {
  252. *(.ospi_device_1_no_load*)
  253. }
  254. #ifdef FLASH_BOOTLOADER_LENGTH
  255. __bl_FLASH_IMAGE_START BL_FLASH_IMAGE_START OVERLAY UNINIT 4
  256. {
  257. *(.bl_boundary.bl_flash_image_start)
  258. }
  259. __bl_XIP_SECONDARY_FLASH_IMAGE_START BL_XIP_SECONDARY_FLASH_IMAGE_START OVERLAY UNINIT 4
  260. {
  261. *(.bl_boundary.bl_xip_secondary_flash_image_start)
  262. }
  263. #if FLASH_APPLICATION_NS_LENGTH == 0
  264. __bl_FLASH_IMAGE_END BL_FLASH_IMAGE_END OVERLAY UNINIT 4
  265. {
  266. *(.bl_boundary.bl_flash_image_end)
  267. }
  268. __bl_XIP_SECONDARY_FLASH_IMAGE_END BL_XIP_SECONDARY_FLASH_IMAGE_END OVERLAY UNINIT 4
  269. {
  270. *(.bl_boundary.bl_xip_secondary_flash_image_end)
  271. }
  272. #else
  273. __bl_FLASH_NS_START BL_FLASH_NS_START OVERLAY UNINIT 4
  274. {
  275. *(.bl_boundary.bl_flash_ns_start)
  276. }
  277. __bl_FLASH_NSC_START BL_FLASH_NSC_START OVERLAY UNINIT 4
  278. {
  279. *(.bl_boundary.bl_flash_nsc_start)
  280. }
  281. __bl_FLASH_NS_IMAGE_START BL_FLASH_NS_IMAGE_START OVERLAY UNINIT 4
  282. {
  283. *(.bl_boundary.bl_flash_ns_image_start)
  284. }
  285. __bln_FLASH_IMAGE_START BLN_FLASH_IMAGE_START OVERLAY UNINIT 4
  286. {
  287. *(.bl_boundary.bln_flash_image_start)
  288. }
  289. __bln_FLASH_IMAGE_END BLN_FLASH_IMAGE_END OVERLAY UNINIT 4
  290. {
  291. *(.bl_boundary.bln_flash_image_end)
  292. }
  293. __bl_RAM_NS_START BL_RAM_NS_START OVERLAY UNINIT 4
  294. {
  295. *(.bl_boundary.bl_ram_ns_start)
  296. }
  297. __bl_RAM_NSC_START BL_RAM_NSC_START OVERLAY UNINIT 4
  298. {
  299. *(.bl_boundary.bl_ram_nsc_start)
  300. }
  301. #endif
  302. #endif
  303. #if __RESERVE_NS_RAM
  304. RAM_NS_BUFFER RAM_NS_BUFFER_START
  305. {
  306. *(.ns_buffer*)
  307. }
  308. #endif
  309. RAM_LIMIT RAM_START + RAM_LENGTH EMPTY 4
  310. {
  311. }
  312. #if ITCM_LENGTH > 0
  313. ; ALIGN will align both the load address and execution address.
  314. ; The required minimum execution address alignment is an 8 byte boundary for ECC compatibility.
  315. ; Aligning instead to a 16 byte boundary meets the above requirement and also aligns the load address to FCACHE2 for RA8 to optimize copying.
  316. __tz_ITCM_S ITCM_START ALIGN 16 EMPTY 0
  317. {
  318. }
  319. ITCM_DATA +0 NOCOMPRESS ITCM_LENGTH
  320. {
  321. *(.itcm_data*)
  322. }
  323. ; The required minimum ending alignment is an 8 byte boundary for ECC compatibility.
  324. ; There is no way to control the ending alignment of ITCM_DATA, so this dedicated section acts as padding and as the true load and execution section limit of ITCM_DATA.
  325. ; "Load Addr" will show "-" in the map file making it seem as if no padding is actually in the binary, but "Load base:" will show otherwise.
  326. ITCM_PAD (ImageLimit(ITCM_DATA)) FILL 0 NOCOMPRESS (AlignExpr(ImageLength(ITCM_DATA), 8) - ImageLength(ITCM_DATA))
  327. {
  328. }
  329. #ifndef ITCM_NS_START
  330. #define ITCM_NS_START AlignExpr(+0, 8192)
  331. #endif
  332. __tz_ITCM_N ITCM_NS_START ALIGN 8 EMPTY 0
  333. {
  334. }
  335. ScatterAssert((ITCM_START AND 0xF) == 0)
  336. ScatterAssert((ITCM_LENGTH AND 0x7) == 0)
  337. ScatterAssert(((LoadLength(ITCM_DATA) + LoadLength(ITCM_PAD)) AND 0x7) == 0)
  338. ScatterAssert(LoadLimit(ITCM_DATA) == LoadBase(ITCM_PAD))
  339. ScatterAssert(ImageLimit(ITCM_DATA) == ImageBase(ITCM_PAD))
  340. #endif
  341. #if DTCM_LENGTH > 0
  342. ; ALIGN will align both the load address and execution address.
  343. ; The required minimum execution address alignment is an 8 byte boundary for ECC compatibility.
  344. ; Aligning instead to a 16 byte boundary meets the above requirement and also aligns the load address to FCACHE2 for RA8 to optimize copying.
  345. __tz_DTCM_S DTCM_START ALIGN 16 EMPTY 0
  346. {
  347. }
  348. DTCM_DATA +0 NOCOMPRESS DTCM_LENGTH
  349. {
  350. *(.dtcm_data*)
  351. }
  352. ; The required minimum ending alignment is an 8 byte boundary for ECC compatibility.
  353. ; There is no way to control the ending alignment of DTCM_DATA, so this dedicated section acts as padding and as the true load and execution section limit of DTCM_DATA.
  354. ; "Load Addr" will show "-" in the map file making it seem as if no padding is actually in the binary, but "Load base:" will show otherwise.
  355. DTCM_PAD (ImageLimit(DTCM_DATA)) FILL 0 NOCOMPRESS (AlignExpr(ImageLength(DTCM_DATA), 8) - ImageLength(DTCM_DATA))
  356. {
  357. }
  358. DTCM_BSS (ImageLimit(DTCM_PAD)) UNINIT NOCOMPRESS (DTCM_LENGTH - ImageLength(DTCM_DATA) - ImageLength(DTCM_PAD))
  359. {
  360. ; .bss prefix is required for AC6 to not create a load image data for this section.
  361. ; Only .bss prefixed sections can be ZI.
  362. ; Only ZI sections with UNINIT can be uninitialized.
  363. *(.bss.dtcm_bss)
  364. }
  365. ; The required minimum ending alignment is an 8 byte boundary for ECC compatibility.
  366. ; There is no way to control the ending alignment of DTCM_BSS, so this dedicated section acts as padding and as the true execution section limit of DTCM_BSS.
  367. DTCM_BSS_PAD (ImageLimit(DTCM_BSS)) EMPTY NOCOMPRESS (AlignExpr(ImageLength(DTCM_BSS), 8) - ImageLength(DTCM_BSS))
  368. {
  369. }
  370. #ifndef DTCM_NS_START
  371. #define DTCM_NS_START AlignExpr(+0, 8192)
  372. #endif
  373. __tz_DTCM_N DTCM_NS_START ALIGN 8 EMPTY 0
  374. {
  375. }
  376. ScatterAssert((DTCM_START AND 0xF) == 0)
  377. ScatterAssert((DTCM_LENGTH AND 0x7) == 0)
  378. ScatterAssert(((LoadLength(DTCM_DATA) + LoadLength(DTCM_PAD)) AND 0x7) == 0)
  379. ScatterAssert(((ImageLength(DTCM_BSS) + ImageLength(DTCM_BSS_PAD)) AND 0x7) == 0)
  380. ScatterAssert(LoadLimit(DTCM_DATA) == LoadBase(DTCM_PAD))
  381. ScatterAssert(LoadLimit(DTCM_PAD) == LoadBase(DTCM_BSS))
  382. ScatterAssert(LoadLimit(DTCM_BSS) == LoadBase(DTCM_BSS_PAD))
  383. ScatterAssert(ImageLimit(DTCM_DATA) == ImageBase(DTCM_PAD))
  384. ScatterAssert(ImageLimit(DTCM_PAD) == ImageBase(DTCM_BSS))
  385. ScatterAssert(ImageLimit(DTCM_BSS) == ImageBase(DTCM_BSS_PAD))
  386. #endif
  387. }
  388. LOAD_REGION_NSC_FLASH FLASH_NSC_START
  389. {
  390. __tz_FLASH_C FLASH_NSC_START EMPTY 0
  391. {
  392. }
  393. EXEC_NSCR FLASH_NSC_START FIXED
  394. {
  395. *(Veneer$$CMSE)
  396. }
  397. __tz_FLASH_N FLASH_NS_START EMPTY 0
  398. {
  399. }
  400. }
  401. #if ID_CODE_OVERLAP == 0
  402. #if ID_CODE_LENGTH != 0
  403. LOAD_REGION_ID_CODE ID_CODE_START ID_CODE_LENGTH
  404. {
  405. __tz_ID_CODE_S ID_CODE_START EMPTY 0
  406. {
  407. }
  408. ; Set this symbol to the same value as __tz_ID_CODE_S so the RA configuration tool does not split the ID_CODE
  409. ; memory region between TrustZone projects.
  410. __tz_ID_CODE_N +0 EMPTY 0
  411. {
  412. }
  413. ID_CODE +0 FIXED
  414. {
  415. *(.id_code*)
  416. }
  417. }
  418. #else
  419. LOAD_REGION_ID_CODE ID_CODE_START 4
  420. {
  421. __tz_ID_CODE_S ID_CODE_START EMPTY 0
  422. {
  423. }
  424. __tz_ID_CODE_N +0 EMPTY 0
  425. {
  426. }
  427. }
  428. #endif
  429. #endif
  430. #if OPTION_SETTING_LENGTH != 0
  431. LOAD_REGION_OPTION_SETTING OPTION_SETTING_START OPTION_SETTING_LENGTH
  432. {
  433. __tz_OPTION_SETTING_S OPTION_SETTING_START EMPTY 0
  434. {
  435. }
  436. #ifndef PROJECT_NONSECURE
  437. OFS0 OPTION_SETTING_START + 0 FIXED
  438. {
  439. *(.option_setting_ofs0)
  440. }
  441. UNUSED_0 (ImageBase(OFS0)+ImageLength(OFS0)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS0) + 0x04 - (ImageBase(OFS0)+ImageLength(OFS0)))
  442. {
  443. }
  444. OFS2 OPTION_SETTING_START + 0x04 FIXED
  445. {
  446. *(.option_setting_ofs2)
  447. }
  448. UNUSED_1 (ImageBase(OFS2)+ImageLength(OFS2)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS0) + 0x10 - (ImageBase(OFS2)+ImageLength(OFS2)))
  449. {
  450. }
  451. DUALSEL OPTION_SETTING_START + 0x10 FIXED
  452. {
  453. *(.option_setting_dualsel)
  454. }
  455. #if ID_CODE_OVERLAP == 0
  456. UNUSED_2 (ImageBase(DUALSEL)+ImageLength(DUALSEL)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS0) + 0x34 - (ImageBase(DUALSEL)+ImageLength(DUALSEL)))
  457. {
  458. }
  459. #else
  460. UNUSED_BEFORE_ID_CODE (ImageBase(DUALSEL)+ImageLength(DUALSEL)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS0) + 0x20 - (ImageBase(DUALSEL)+ImageLength(DUALSEL)))
  461. {
  462. }
  463. __tz_ID_CODE_S ID_CODE_START EMPTY 0
  464. {
  465. }
  466. ; Set this symbol to the same value as __tz_ID_CODE_S so the RA configuration tool does not split the ID_CODE
  467. ; memory region between TrustZone projects.
  468. __tz_ID_CODE_N +0 EMPTY 0
  469. {
  470. }
  471. ID_CODE ID_CODE_START FIXED
  472. {
  473. *(.id_code*)
  474. }
  475. UNUSED_AFTER_ID_CODE (ID_CODE_START + ID_CODE_LENGTH) FIXED FILL 0xFFFFFFFF (ImageBase(OFS0) + 0x34 - (ID_CODE_START + ID_CODE_LENGTH) )
  476. {
  477. }
  478. #endif
  479. SAS OPTION_SETTING_START + 0x34 FIXED
  480. {
  481. *(.option_setting_sas)
  482. }
  483. UNUSED_3 (ImageBase(SAS)+ImageLength(SAS)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS0) + 0x80 - (ImageBase(SAS)+ImageLength(SAS)))
  484. {
  485. }
  486. __tz_OPTION_SETTING_N OPTION_SETTING_START_NS EMPTY 0
  487. {
  488. }
  489. #else
  490. __tz_OPTION_SETTING_N OPTION_SETTING_START EMPTY 0
  491. {
  492. }
  493. OFS1 OPTION_SETTING_START FIXED
  494. {
  495. *(.option_setting_ofs1)
  496. }
  497. UNUSED_4 (ImageBase(OFS1)+ImageLength(OFS1)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1) + 0x04 - (ImageBase(OFS1)+ImageLength(OFS1)))
  498. {
  499. }
  500. OFS3 OPTION_SETTING_START + 0x04 FIXED
  501. {
  502. *(.option_setting_ofs3)
  503. }
  504. UNUSED_5 (ImageBase(OFS3)+ImageLength(OFS3)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1) + 0x10 - (ImageBase(OFS3)+ImageLength(OFS3)))
  505. {
  506. }
  507. BANKSEL OPTION_SETTING_START + 0x10 FIXED
  508. {
  509. *(.option_setting_banksel)
  510. }
  511. UNUSED_6 (ImageBase(BANKSEL)+ImageLength(BANKSEL)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1) + 0x40 - (ImageBase(BANKSEL)+ImageLength(BANKSEL)))
  512. {
  513. }
  514. BPS OPTION_SETTING_START + 0x40 FIXED
  515. {
  516. *(.option_setting_bps0)
  517. *(.option_setting_bps1)
  518. *(.option_setting_bps2)
  519. *(.option_setting_bps3)
  520. }
  521. UNUSED_7 (ImageBase(BPS)+ImageLength(BPS)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1) + 0x60 - (ImageBase(BPS)+ImageLength(BPS)))
  522. {
  523. }
  524. PBPS OPTION_SETTING_START + 0x60 FIXED
  525. {
  526. *(.option_setting_pbps0)
  527. *(.option_setting_pbps1)
  528. *(.option_setting_pbps2)
  529. *(.option_setting_pbps3)
  530. }
  531. UNUSED_8 (ImageBase(PBPS)+ImageLength(PBPS)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1) + 0x80 - (ImageBase(PBPS)+ImageLength(PBPS)))
  532. {
  533. }
  534. #endif
  535. }
  536. #if OPTION_SETTING_S_LENGTH != 0
  537. LOAD_REGION_OPTION_SETTING_S OPTION_SETTING_S_START OPTION_SETTING_S_LENGTH
  538. {
  539. __tz_OPTION_SETTING_S_S OPTION_SETTING_S_START EMPTY 0
  540. {
  541. }
  542. #ifndef PROJECT_NONSECURE
  543. OFS1_SEC OPTION_SETTING_S_START + 0 FIXED
  544. {
  545. *(.option_setting_ofs1_sec)
  546. }
  547. UNUSED_7 (ImageBase(OFS1_SEC)+ImageLength(OFS1_SEC)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x04 - (ImageBase(OFS1_SEC)+ImageLength(OFS1_SEC)))
  548. {
  549. }
  550. OFS3_SEC OPTION_SETTING_S_START + 0x04 FIXED
  551. {
  552. *(.option_setting_ofs3_sec)
  553. }
  554. UNUSED_8 (ImageBase(OFS3_SEC)+ImageLength(OFS3_SEC)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x10 - (ImageBase(OFS3_SEC)+ImageLength(OFS3_SEC)))
  555. {
  556. }
  557. BANKSEL_SEC OPTION_SETTING_S_START + 0x10 FIXED
  558. {
  559. *(.option_setting_banksel_sec)
  560. }
  561. UNUSED_9 (ImageBase(BANKSEL_SEC)+ImageLength(BANKSEL_SEC)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x40 - (ImageBase(BANKSEL_SEC)+ImageLength(BANKSEL_SEC)))
  562. {
  563. }
  564. BPS_SEC OPTION_SETTING_S_START + 0x40 FIXED
  565. {
  566. *(.option_setting_bps_sec0)
  567. *(.option_setting_bps_sec1)
  568. *(.option_setting_bps_sec2)
  569. *(.option_setting_bps_sec3)
  570. }
  571. UNUSED_10 (ImageBase(BPS_SEC)+ImageLength(BPS_SEC)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x60 - (ImageBase(BPS_SEC)+ImageLength(BPS_SEC)))
  572. {
  573. }
  574. PBPS_SEC OPTION_SETTING_S_START + 0x60 FIXED
  575. {
  576. *(.option_setting_pbps_sec0)
  577. *(.option_setting_pbps_sec1)
  578. *(.option_setting_pbps_sec2)
  579. *(.option_setting_pbps_sec3)
  580. }
  581. UNUSED_11 (ImageBase(PBPS_SEC)+ImageLength(PBPS_SEC)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x80 - (ImageBase(PBPS_SEC)+ImageLength(PBPS_SEC)))
  582. {
  583. }
  584. OFS1_SEL OPTION_SETTING_S_START + 0x80 FIXED
  585. {
  586. *(.option_setting_ofs1_sel)
  587. }
  588. UNUSED_12 (ImageBase(OFS1_SEL)+ImageLength(OFS1_SEL)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x84 - (ImageBase(OFS1_SEL)+ImageLength(OFS1_SEL)))
  589. {
  590. }
  591. OFS3_SEL OPTION_SETTING_S_START + 0x84 FIXED
  592. {
  593. *(.option_setting_ofs3_sel)
  594. }
  595. UNUSED_13 (ImageBase(OFS3_SEL)+ImageLength(OFS3_SEL)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x90 - (ImageBase(OFS3_SEL)+ImageLength(OFS3_SEL)))
  596. {
  597. }
  598. BANKSEL_SEL OPTION_SETTING_S_START + 0x90 FIXED
  599. {
  600. *(.option_setting_banksel_sel)
  601. }
  602. UNUSED_14 (ImageBase(BANKSEL_SEL)+ImageLength(BANKSEL_SEL)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0xC0 - (ImageBase(BANKSEL_SEL)+ImageLength(BANKSEL_SEL)))
  603. {
  604. }
  605. BPS_SEL OPTION_SETTING_S_START + 0xC0 FIXED
  606. {
  607. *(.option_setting_bps_sel0)
  608. *(.option_setting_bps_sel1)
  609. *(.option_setting_bps_sel2)
  610. *(.option_setting_bps_sel3)
  611. }
  612. UNUSED_15 (ImageBase(BPS_SEL)+ImageLength(BPS_SEL)) FIXED FILL 0xFFFFFFFF (ImageBase(OFS1_SEC) + 0x100 - (ImageBase(BPS_SEL)+ImageLength(BPS_SEL)))
  613. {
  614. }
  615. #endif
  616. __tz_OPTION_SETTING_S_N +0 EMPTY 0
  617. {
  618. }
  619. }
  620. #endif
  621. #endif
  622. LOAD_REGION_DATA_FLASH DATA_FLASH_START DATA_FLASH_LENGTH
  623. {
  624. __tz_DATA_FLASH_S DATA_FLASH_S_START EMPTY 0
  625. {
  626. }
  627. DATA_FLASH +0
  628. {
  629. *(.data_flash*)
  630. }
  631. __tz_DATA_FLASH_N DATA_FLASH_NS_START EMPTY 0
  632. {
  633. }
  634. }
  635. LOAD_REGION_QSPI_FLASH QSPI_FLASH_START QSPI_FLASH_PRV_LENGTH
  636. {
  637. __tz_QSPI_FLASH_S QSPI_FLASH_S_START EMPTY 0
  638. {
  639. }
  640. QSPI_FLASH +0 FIXED
  641. {
  642. *(.qspi_flash*)
  643. *(.code_in_qspi*)
  644. }
  645. __tz_QSPI_FLASH_N QSPI_FLASH_NS_START EMPTY 0
  646. {
  647. }
  648. }
  649. LOAD_REGION_OSPI_DEVICE_0 OSPI_DEVICE_0_START OSPI_DEVICE_0_PRV_LENGTH
  650. {
  651. __tz_OSPI_DEVICE_0_S OSPI_DEVICE_0_S_START EMPTY 0
  652. {
  653. }
  654. OSPI_DEVICE_0 +0 FIXED
  655. {
  656. *(.ospi_device_0*)
  657. *(.code_in_ospi_device_0*)
  658. }
  659. __tz_OSPI_DEVICE_0_N OSPI_DEVICE_0_NS_START EMPTY 0
  660. {
  661. }
  662. }
  663. LOAD_REGION_OSPI_DEVICE_1 OSPI_DEVICE_1_START OSPI_DEVICE_1_PRV_LENGTH
  664. {
  665. __tz_OSPI_DEVICE_1_S OSPI_DEVICE_1_S_START EMPTY 0
  666. {
  667. }
  668. OSPI_DEVICE_1 +0 FIXED
  669. {
  670. *(.ospi_device_1*)
  671. *(.code_in_ospi_device_1*)
  672. }
  673. __tz_OSPI_DEVICE_1_N OSPI_DEVICE_1_NS_START EMPTY 0
  674. {
  675. }
  676. }
  677. LOAD_REGION_SDRAM SDRAM_START SDRAM_LENGTH
  678. {
  679. __tz_SDRAM_S SDRAM_S_START EMPTY 0
  680. {
  681. }
  682. SDRAM +0 FIXED
  683. {
  684. *(.sdram*)
  685. *(.frame*)
  686. }
  687. __tz_SDRAM_N SDRAM_NS_START EMPTY 0
  688. {
  689. }
  690. }