regsgpmi.h 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173
  1. /*
  2. * Copyright (c) 2012, Freescale Semiconductor, Inc.
  3. * All rights reserved.
  4. *
  5. * THIS SOFTWARE IS PROVIDED BY FREESCALE "AS IS" AND ANY EXPRESS OR IMPLIED
  6. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  7. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT
  8. * SHALL FREESCALE BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  9. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT
  10. * OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  11. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  12. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
  13. * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
  14. * OF SUCH DAMAGE.
  15. */
  16. #ifndef _GPMI_H
  17. #define _GPMI_H 1
  18. #include "regs.h"
  19. //#include "registers.h"
  20. #ifndef REGS_GPMI_BASE
  21. #define REGS_GPMI_BASE (REGS_BASE + 0x112000)
  22. #endif
  23. /*
  24. * HW_GPMI_CTRL0 - GPMI Control Register 0
  25. */
  26. #ifndef __LANGUAGE_ASM__
  27. typedef union {
  28. reg32_t U;
  29. struct {
  30. unsigned XFER_COUNT:16;
  31. unsigned ADDRESS_INCREMENT:1;
  32. unsigned ADDRESS:3;
  33. unsigned CS:3;
  34. unsigned WORD_LENGTH:1;
  35. unsigned COMMAND_MODE:2;
  36. unsigned UDMA:1;
  37. unsigned LOCK_CS:1;
  38. unsigned DEV_IRQ_EN:1;
  39. unsigned RUN:1;
  40. unsigned CLKGATE:1;
  41. unsigned SFTRST:1;
  42. } B;
  43. } hw_gpmi_ctrl0_t;
  44. #endif
  45. /*
  46. * constants & macros for entire HW_GPMI_CTRL0 register
  47. */
  48. #define HW_GPMI_CTRL0_ADDR (0x00112000)
  49. #define HW_GPMI_CTRL0_SET_ADDR (0x00112004)
  50. #define HW_GPMI_CTRL0_CLR_ADDR (0x00112008)
  51. #define HW_GPMI_CTRL0_TOG_ADDR (0x0011200c)
  52. #ifndef __LANGUAGE_ASM__
  53. #ifndef ROCOO_TEST
  54. #define HW_GPMI_CTRL0 (*(volatile hw_gpmi_ctrl0_t *) HW_GPMI_CTRL0_ADDR)
  55. #define HW_GPMI_CTRL0_RD() (HW_GPMI_CTRL0.U)
  56. #define HW_GPMI_CTRL0_WR(v) (HW_GPMI_CTRL0.U = (v))
  57. #define HW_GPMI_CTRL0_SET(v) ((*(volatile reg32_t *) HW_GPMI_CTRL0_SET_ADDR) = (v))
  58. #define HW_GPMI_CTRL0_CLR(v) ((*(volatile reg32_t *) HW_GPMI_CTRL0_CLR_ADDR) = (v))
  59. #define HW_GPMI_CTRL0_TOG(v) ((*(volatile reg32_t *) HW_GPMI_CTRL0_TOG_ADDR) = (v))
  60. #else
  61. #define HW_GPMI_CTRL0_RD() (_rbase->mem32_read(HW_GPMI_CTRL0_ADDR))
  62. #define HW_GPMI_CTRL0_WR(v) (_rbase->mem32_write(HW_GPMI_CTRL0_ADDR,(v)))
  63. #define HW_GPMI_CTRL0_SET(v) (_rbase->mem32_write(HW_GPMI_CTRL0_SET_ADDR,(v)))
  64. #define HW_GPMI_CTRL0_CLR(v) (_rbase->mem32_write(HW_GPMI_CTRL0_CLR_ADDR,(v)))
  65. #define HW_GPMI_CTRL0_TOG(v) (_rbase->mem32_write(HW_GPMI_CTRL0_TOG_ADDR,(v)))
  66. #endif
  67. #endif
  68. /*
  69. * constants & macros for individual HW_GPMI_CTRL0 bitfields
  70. */
  71. /* --- Register HW_GPMI_CTRL0, field SFTRST */
  72. #define BP_GPMI_CTRL0_SFTRST 31
  73. #define BM_GPMI_CTRL0_SFTRST 0x80000000
  74. #ifndef __LANGUAGE_ASM__
  75. #define BF_GPMI_CTRL0_SFTRST(v) ((((reg32_t) v) << 31) & BM_GPMI_CTRL0_SFTRST)
  76. #else
  77. #define BF_GPMI_CTRL0_SFTRST(v) (((v) << 31) & BM_GPMI_CTRL0_SFTRST)
  78. #endif
  79. #ifndef __LANGUAGE_ASM__
  80. #define BW_GPMI_CTRL0_SFTRST(v) BF_CS1(GPMI_CTRL0, SFTRST, v)
  81. #endif
  82. #define BV_GPMI_CTRL0_SFTRST__RUN 0x0
  83. #define BV_GPMI_CTRL0_SFTRST__RESET 0x1
  84. /* --- Register HW_GPMI_CTRL0, field CLKGATE */
  85. #define BP_GPMI_CTRL0_CLKGATE 30
  86. #define BM_GPMI_CTRL0_CLKGATE 0x40000000
  87. #define BF_GPMI_CTRL0_CLKGATE(v) (((v) << 30) & BM_GPMI_CTRL0_CLKGATE)
  88. #ifndef __LANGUAGE_ASM__
  89. #define BW_GPMI_CTRL0_CLKGATE(v) BF_CS1(GPMI_CTRL0, CLKGATE, v)
  90. #endif
  91. #define BV_GPMI_CTRL0_CLKGATE__RUN 0x0
  92. #define BV_GPMI_CTRL0_CLKGATE__NO_CLKS 0x1
  93. /* --- Register HW_GPMI_CTRL0, field RUN */
  94. #define BP_GPMI_CTRL0_RUN 29
  95. #define BM_GPMI_CTRL0_RUN 0x20000000
  96. #define BF_GPMI_CTRL0_RUN(v) (((v) << 29) & BM_GPMI_CTRL0_RUN)
  97. #ifndef __LANGUAGE_ASM__
  98. #define BW_GPMI_CTRL0_RUN(v) BF_CS1(GPMI_CTRL0, RUN, v)
  99. #endif
  100. #define BV_GPMI_CTRL0_RUN__IDLE 0x0
  101. #define BV_GPMI_CTRL0_RUN__BUSY 0x1
  102. /* --- Register HW_GPMI_CTRL0, field DEV_IRQ_EN */
  103. #define BP_GPMI_CTRL0_DEV_IRQ_EN 28
  104. #define BM_GPMI_CTRL0_DEV_IRQ_EN 0x10000000
  105. #define BF_GPMI_CTRL0_DEV_IRQ_EN(v) (((v) << 28) & BM_GPMI_CTRL0_DEV_IRQ_EN)
  106. #ifndef __LANGUAGE_ASM__
  107. #define BW_GPMI_CTRL0_DEV_IRQ_EN(v) BF_CS1(GPMI_CTRL0, DEV_IRQ_EN, v)
  108. #endif
  109. /* --- Register HW_GPMI_CTRL0, field LOCK_CS */
  110. #define BP_GPMI_CTRL0_LOCK_CS 27
  111. #define BM_GPMI_CTRL0_LOCK_CS 0x08000000
  112. #define BF_GPMI_CTRL0_LOCK_CS(v) (((v) << 27) & BM_GPMI_CTRL0_LOCK_CS)
  113. #ifndef __LANGUAGE_ASM__
  114. #define BW_GPMI_CTRL0_LOCK_CS(v) BF_CS1(GPMI_CTRL0, LOCK_CS, v)
  115. #endif
  116. #define BV_GPMI_CTRL0_LOCK_CS__DISABLED 0x0
  117. #define BV_GPMI_CTRL0_LOCK_CS__ENABLED 0x1
  118. /* --- Register HW_GPMI_CTRL0, field UDMA */
  119. #define BP_GPMI_CTRL0_UDMA 26
  120. #define BM_GPMI_CTRL0_UDMA 0x04000000
  121. #define BF_GPMI_CTRL0_UDMA(v) (((v) << 26) & BM_GPMI_CTRL0_UDMA)
  122. #ifndef __LANGUAGE_ASM__
  123. #define BW_GPMI_CTRL0_UDMA(v) BF_CS1(GPMI_CTRL0, UDMA, v)
  124. #endif
  125. #define BV_GPMI_CTRL0_UDMA__DISABLED 0x0
  126. #define BV_GPMI_CTRL0_UDMA__ENABLED 0x1
  127. /* --- Register HW_GPMI_CTRL0, field COMMAND_MODE */
  128. #define BP_GPMI_CTRL0_COMMAND_MODE 24
  129. #define BM_GPMI_CTRL0_COMMAND_MODE 0x03000000
  130. #define BF_GPMI_CTRL0_COMMAND_MODE(v) (((v) << 24) & BM_GPMI_CTRL0_COMMAND_MODE)
  131. #ifndef __LANGUAGE_ASM__
  132. #define BW_GPMI_CTRL0_COMMAND_MODE(v) BF_CS1(GPMI_CTRL0, COMMAND_MODE, v)
  133. #endif
  134. #define BV_GPMI_CTRL0_COMMAND_MODE__WRITE 0x0
  135. #define BV_GPMI_CTRL0_COMMAND_MODE__READ 0x1
  136. #define BV_GPMI_CTRL0_COMMAND_MODE__READ_AND_COMPARE 0x2
  137. #define BV_GPMI_CTRL0_COMMAND_MODE__WAIT_FOR_READY 0x3
  138. /* --- Register HW_GPMI_CTRL0, field WORD_LENGTH */
  139. #define BP_GPMI_CTRL0_WORD_LENGTH 23
  140. #define BM_GPMI_CTRL0_WORD_LENGTH 0x00800000
  141. #define BF_GPMI_CTRL0_WORD_LENGTH(v) (((v) << 23) & BM_GPMI_CTRL0_WORD_LENGTH)
  142. #ifndef __LANGUAGE_ASM__
  143. #define BW_GPMI_CTRL0_WORD_LENGTH(v) BF_CS1(GPMI_CTRL0, WORD_LENGTH, v)
  144. #endif
  145. #define BV_GPMI_CTRL0_WORD_LENGTH__16_BIT 0x0
  146. #define BV_GPMI_CTRL0_WORD_LENGTH__8_BIT 0x1
  147. /* --- Register HW_GPMI_CTRL0, field CS */
  148. #define BP_GPMI_CTRL0_CS 20
  149. #define BM_GPMI_CTRL0_CS 0x00700000
  150. #define BF_GPMI_CTRL0_CS(v) (((v) << 20) & BM_GPMI_CTRL0_CS)
  151. #ifndef __LANGUAGE_ASM__
  152. #define BW_GPMI_CTRL0_CS(v) BF_CS1(GPMI_CTRL0, CS, v)
  153. #endif
  154. /* --- Register HW_GPMI_CTRL0, field ADDRESS */
  155. #define BP_GPMI_CTRL0_ADDRESS 17
  156. #define BM_GPMI_CTRL0_ADDRESS 0x000E0000
  157. #define BF_GPMI_CTRL0_ADDRESS(v) (((v) << 17) & BM_GPMI_CTRL0_ADDRESS)
  158. #ifndef __LANGUAGE_ASM__
  159. #define BW_GPMI_CTRL0_ADDRESS(v) BF_CS1(GPMI_CTRL0, ADDRESS, v)
  160. #endif
  161. #define BV_GPMI_CTRL0_ADDRESS__NAND_DATA 0x0
  162. #define BV_GPMI_CTRL0_ADDRESS__NAND_CLE 0x1
  163. #define BV_GPMI_CTRL0_ADDRESS__NAND_ALE 0x2
  164. /* --- Register HW_GPMI_CTRL0, field ADDRESS_INCREMENT */
  165. #define BP_GPMI_CTRL0_ADDRESS_INCREMENT 16
  166. #define BM_GPMI_CTRL0_ADDRESS_INCREMENT 0x00010000
  167. #define BF_GPMI_CTRL0_ADDRESS_INCREMENT(v) (((v) << 16) & BM_GPMI_CTRL0_ADDRESS_INCREMENT)
  168. #ifndef __LANGUAGE_ASM__
  169. #define BW_GPMI_CTRL0_ADDRESS_INCREMENT(v) BF_CS1(GPMI_CTRL0, ADDRESS_INCREMENT, v)
  170. #endif
  171. #define BV_GPMI_CTRL0_ADDRESS_INCREMENT__DISABLED 0x0
  172. #define BV_GPMI_CTRL0_ADDRESS_INCREMENT__ENABLED 0x1
  173. /* --- Register HW_GPMI_CTRL0, field XFER_COUNT */
  174. #define BP_GPMI_CTRL0_XFER_COUNT 0
  175. #define BM_GPMI_CTRL0_XFER_COUNT 0x0000FFFF
  176. #define BF_GPMI_CTRL0_XFER_COUNT(v) (((v) << 0) & BM_GPMI_CTRL0_XFER_COUNT)
  177. #ifndef __LANGUAGE_ASM__
  178. #define BW_GPMI_CTRL0_XFER_COUNT(v) (HW_GPMI_CTRL0.B.XFER_COUNT = (v))
  179. #endif
  180. /*
  181. * HW_GPMI_COMPARE - GPMI Compare Register
  182. */
  183. #ifndef __LANGUAGE_ASM__
  184. typedef union {
  185. reg32_t U;
  186. struct {
  187. unsigned REFERENCE:16;
  188. unsigned MASK:16;
  189. } B;
  190. } hw_gpmi_compare_t;
  191. #endif
  192. /*
  193. * constants & macros for entire HW_GPMI_COMPARE register
  194. */
  195. #define HW_GPMI_COMPARE_ADDR (0x00112010)
  196. #ifndef __LANGUAGE_ASM__
  197. #ifndef ROCOO_TEST
  198. #define HW_GPMI_COMPARE (*(volatile hw_gpmi_compare_t *) HW_GPMI_COMPARE_ADDR)
  199. #define HW_GPMI_COMPARE_RD() (HW_GPMI_COMPARE.U)
  200. #define HW_GPMI_COMPARE_WR(v) (HW_GPMI_COMPARE.U = (v))
  201. #define HW_GPMI_COMPARE_SET(v) (HW_GPMI_COMPARE_WR(HW_GPMI_COMPARE_RD() | (v)))
  202. #define HW_GPMI_COMPARE_CLR(v) (HW_GPMI_COMPARE_WR(HW_GPMI_COMPARE_RD() & ~(v)))
  203. #define HW_GPMI_COMPARE_TOG(v) (HW_GPMI_COMPARE_WR(HW_GPMI_COMPARE_RD() ^ (v)))
  204. #else
  205. #define HW_GPMI_COMPARE_RD() (_rbase->mem32_read(HW_GPMI_COMPARE_ADDR))
  206. #define HW_GPMI_COMPARE_WR(v) (_rbase->mem32_write(HW_GPMI_COMPARE_ADDR,(v)))
  207. #define HW_GPMI_COMPARE_SET(v) (HW_GPMI_COMPARE_WR(HW_GPMI_COMPARE_RD() | (v)))
  208. #define HW_GPMI_COMPARE_CLR(v) (HW_GPMI_COMPARE_WR(HW_GPMI_COMPARE_RD() & ~(v)))
  209. #define HW_GPMI_COMPARE_TOG(v) (HW_GPMI_COMPARE_WR(HW_GPMI_COMPARE_RD() ^ (v)))
  210. #endif
  211. #endif
  212. /*
  213. * constants & macros for individual HW_GPMI_COMPARE bitfields
  214. */
  215. /* --- Register HW_GPMI_COMPARE, field MASK */
  216. #define BP_GPMI_COMPARE_MASK 16
  217. #define BM_GPMI_COMPARE_MASK 0xFFFF0000
  218. #ifndef __LANGUAGE_ASM__
  219. #define BF_GPMI_COMPARE_MASK(v) ((((reg32_t) v) << 16) & BM_GPMI_COMPARE_MASK)
  220. #else
  221. #define BF_GPMI_COMPARE_MASK(v) (((v) << 16) & BM_GPMI_COMPARE_MASK)
  222. #endif
  223. #ifndef __LANGUAGE_ASM__
  224. #define BW_GPMI_COMPARE_MASK(v) (HW_GPMI_COMPARE.B.MASK = (v))
  225. #endif
  226. /* --- Register HW_GPMI_COMPARE, field REFERENCE */
  227. #define BP_GPMI_COMPARE_REFERENCE 0
  228. #define BM_GPMI_COMPARE_REFERENCE 0x0000FFFF
  229. #define BF_GPMI_COMPARE_REFERENCE(v) (((v) << 0) & BM_GPMI_COMPARE_REFERENCE)
  230. #ifndef __LANGUAGE_ASM__
  231. #define BW_GPMI_COMPARE_REFERENCE(v) (HW_GPMI_COMPARE.B.REFERENCE = (v))
  232. #endif
  233. /*
  234. * HW_GPMI_ECCCTRL - GPMI Integrated ECC Control Register
  235. */
  236. #ifndef __LANGUAGE_ASM__
  237. typedef union {
  238. reg32_t U;
  239. struct {
  240. unsigned BUFFER_MASK:9;
  241. unsigned RSVD1:3;
  242. unsigned ENABLE_ECC:1;
  243. unsigned ECC_CMD:2;
  244. unsigned RSVD2:1;
  245. unsigned HANDLE:16;
  246. } B;
  247. } hw_gpmi_eccctrl_t;
  248. #endif
  249. /*
  250. * constants & macros for entire HW_GPMI_ECCCTRL register
  251. */
  252. #define HW_GPMI_ECCCTRL_ADDR (0x00112020)
  253. #define HW_GPMI_ECCCTRL_SET_ADDR (0x00112024)
  254. #define HW_GPMI_ECCCTRL_CLR_ADDR (0x00112028)
  255. #define HW_GPMI_ECCCTRL_TOG_ADDR (0x0011202c)
  256. #ifndef __LANGUAGE_ASM__
  257. #ifndef ROCOO_TEST
  258. #define HW_GPMI_ECCCTRL (*(volatile hw_gpmi_eccctrl_t *) HW_GPMI_ECCCTRL_ADDR)
  259. #define HW_GPMI_ECCCTRL_RD() (HW_GPMI_ECCCTRL.U)
  260. #define HW_GPMI_ECCCTRL_WR(v) (HW_GPMI_ECCCTRL.U = (v))
  261. #define HW_GPMI_ECCCTRL_SET(v) ((*(volatile reg32_t *) HW_GPMI_ECCCTRL_SET_ADDR) = (v))
  262. #define HW_GPMI_ECCCTRL_CLR(v) ((*(volatile reg32_t *) HW_GPMI_ECCCTRL_CLR_ADDR) = (v))
  263. #define HW_GPMI_ECCCTRL_TOG(v) ((*(volatile reg32_t *) HW_GPMI_ECCCTRL_TOG_ADDR) = (v))
  264. #else
  265. #define HW_GPMI_ECCCTRL_RD() (_rbase->mem32_read(HW_GPMI_ECCCTRL_ADDR))
  266. #define HW_GPMI_ECCCTRL_WR(v) (_rbase->mem32_write(HW_GPMI_ECCCTRL_ADDR,(v)))
  267. #define HW_GPMI_ECCCTRL_SET(v) (_rbase->mem32_write(HW_GPMI_ECCCTRL_SET_ADDR,(v)))
  268. #define HW_GPMI_ECCCTRL_CLR(v) (_rbase->mem32_write(HW_GPMI_ECCCTRL_CLR_ADDR,(v)))
  269. #define HW_GPMI_ECCCTRL_TOG(v) (_rbase->mem32_write(HW_GPMI_ECCCTRL_TOG_ADDR,(v)))
  270. #endif
  271. #endif
  272. /*
  273. * constants & macros for individual HW_GPMI_ECCCTRL bitfields
  274. */
  275. /* --- Register HW_GPMI_ECCCTRL, field HANDLE */
  276. #define BP_GPMI_ECCCTRL_HANDLE 16
  277. #define BM_GPMI_ECCCTRL_HANDLE 0xFFFF0000
  278. #ifndef __LANGUAGE_ASM__
  279. #define BF_GPMI_ECCCTRL_HANDLE(v) ((((reg32_t) v) << 16) & BM_GPMI_ECCCTRL_HANDLE)
  280. #else
  281. #define BF_GPMI_ECCCTRL_HANDLE(v) (((v) << 16) & BM_GPMI_ECCCTRL_HANDLE)
  282. #endif
  283. #ifndef __LANGUAGE_ASM__
  284. #define BW_GPMI_ECCCTRL_HANDLE(v) (HW_GPMI_ECCCTRL.B.HANDLE = (v))
  285. #endif
  286. /* --- Register HW_GPMI_ECCCTRL, field RSVD2 */
  287. #define BP_GPMI_ECCCTRL_RSVD2 15
  288. #define BM_GPMI_ECCCTRL_RSVD2 0x00008000
  289. #define BF_GPMI_ECCCTRL_RSVD2(v) (((v) << 15) & BM_GPMI_ECCCTRL_RSVD2)
  290. /* --- Register HW_GPMI_ECCCTRL, field ECC_CMD */
  291. #define BP_GPMI_ECCCTRL_ECC_CMD 13
  292. #define BM_GPMI_ECCCTRL_ECC_CMD 0x00006000
  293. #define BF_GPMI_ECCCTRL_ECC_CMD(v) (((v) << 13) & BM_GPMI_ECCCTRL_ECC_CMD)
  294. #ifndef __LANGUAGE_ASM__
  295. #define BW_GPMI_ECCCTRL_ECC_CMD(v) BF_CS1(GPMI_ECCCTRL, ECC_CMD, v)
  296. #endif
  297. #define BV_GPMI_ECCCTRL_ECC_CMD__DECODE 0x0
  298. #define BV_GPMI_ECCCTRL_ECC_CMD__ENCODE 0x1
  299. #define BV_GPMI_ECCCTRL_ECC_CMD__RESERVE2 0x2
  300. #define BV_GPMI_ECCCTRL_ECC_CMD__RESERVE3 0x3
  301. /* --- Register HW_GPMI_ECCCTRL, field ENABLE_ECC */
  302. #define BP_GPMI_ECCCTRL_ENABLE_ECC 12
  303. #define BM_GPMI_ECCCTRL_ENABLE_ECC 0x00001000
  304. #define BF_GPMI_ECCCTRL_ENABLE_ECC(v) (((v) << 12) & BM_GPMI_ECCCTRL_ENABLE_ECC)
  305. #ifndef __LANGUAGE_ASM__
  306. #define BW_GPMI_ECCCTRL_ENABLE_ECC(v) BF_CS1(GPMI_ECCCTRL, ENABLE_ECC, v)
  307. #endif
  308. #define BV_GPMI_ECCCTRL_ENABLE_ECC__ENABLE 0x1
  309. #define BV_GPMI_ECCCTRL_ENABLE_ECC__DISABLE 0x0
  310. /* --- Register HW_GPMI_ECCCTRL, field RSVD1 */
  311. #define BP_GPMI_ECCCTRL_RSVD1 9
  312. #define BM_GPMI_ECCCTRL_RSVD1 0x00000E00
  313. #define BF_GPMI_ECCCTRL_RSVD1(v) (((v) << 9) & BM_GPMI_ECCCTRL_RSVD1)
  314. /* --- Register HW_GPMI_ECCCTRL, field BUFFER_MASK */
  315. #define BP_GPMI_ECCCTRL_BUFFER_MASK 0
  316. #define BM_GPMI_ECCCTRL_BUFFER_MASK 0x000001FF
  317. #define BF_GPMI_ECCCTRL_BUFFER_MASK(v) (((v) << 0) & BM_GPMI_ECCCTRL_BUFFER_MASK)
  318. #ifndef __LANGUAGE_ASM__
  319. #define BW_GPMI_ECCCTRL_BUFFER_MASK(v) BF_CS1(GPMI_ECCCTRL, BUFFER_MASK, v)
  320. #endif
  321. #define BV_GPMI_ECCCTRL_BUFFER_MASK__BCH_AUXONLY 0x100
  322. #define BV_GPMI_ECCCTRL_BUFFER_MASK__BCH_PAGE 0x1FF
  323. /*
  324. * HW_GPMI_ECCCOUNT - GPMI Integrated ECC Transfer Count Register
  325. */
  326. #ifndef __LANGUAGE_ASM__
  327. typedef union {
  328. reg32_t U;
  329. struct {
  330. unsigned COUNT:16;
  331. unsigned RSVD2:16;
  332. } B;
  333. } hw_gpmi_ecccount_t;
  334. #endif
  335. /*
  336. * constants & macros for entire HW_GPMI_ECCCOUNT register
  337. */
  338. #define HW_GPMI_ECCCOUNT_ADDR (0x00112030)
  339. #ifndef __LANGUAGE_ASM__
  340. #ifndef ROCOO_TEST
  341. #define HW_GPMI_ECCCOUNT (*(volatile hw_gpmi_ecccount_t *) HW_GPMI_ECCCOUNT_ADDR)
  342. #define HW_GPMI_ECCCOUNT_RD() (HW_GPMI_ECCCOUNT.U)
  343. #define HW_GPMI_ECCCOUNT_WR(v) (HW_GPMI_ECCCOUNT.U = (v))
  344. #define HW_GPMI_ECCCOUNT_SET(v) (HW_GPMI_ECCCOUNT_WR(HW_GPMI_ECCCOUNT_RD() | (v)))
  345. #define HW_GPMI_ECCCOUNT_CLR(v) (HW_GPMI_ECCCOUNT_WR(HW_GPMI_ECCCOUNT_RD() & ~(v)))
  346. #define HW_GPMI_ECCCOUNT_TOG(v) (HW_GPMI_ECCCOUNT_WR(HW_GPMI_ECCCOUNT_RD() ^ (v)))
  347. #else
  348. #define HW_GPMI_ECCCOUNT_RD() (_rbase->mem32_read(HW_GPMI_ECCCOUNT_ADDR))
  349. #define HW_GPMI_ECCCOUNT_WR(v) (_rbase->mem32_write(HW_GPMI_ECCCOUNT_ADDR,(v)))
  350. #define HW_GPMI_ECCCOUNT_SET(v) (HW_GPMI_ECCCOUNT_WR(HW_GPMI_ECCCOUNT_RD() | (v)))
  351. #define HW_GPMI_ECCCOUNT_CLR(v) (HW_GPMI_ECCCOUNT_WR(HW_GPMI_ECCCOUNT_RD() & ~(v)))
  352. #define HW_GPMI_ECCCOUNT_TOG(v) (HW_GPMI_ECCCOUNT_WR(HW_GPMI_ECCCOUNT_RD() ^ (v)))
  353. #endif
  354. #endif
  355. /*
  356. * constants & macros for individual HW_GPMI_ECCCOUNT bitfields
  357. */
  358. /* --- Register HW_GPMI_ECCCOUNT, field RSVD2 */
  359. #define BP_GPMI_ECCCOUNT_RSVD2 16
  360. #define BM_GPMI_ECCCOUNT_RSVD2 0xFFFF0000
  361. #ifndef __LANGUAGE_ASM__
  362. #define BF_GPMI_ECCCOUNT_RSVD2(v) ((((reg32_t) v) << 16) & BM_GPMI_ECCCOUNT_RSVD2)
  363. #else
  364. #define BF_GPMI_ECCCOUNT_RSVD2(v) (((v) << 16) & BM_GPMI_ECCCOUNT_RSVD2)
  365. #endif
  366. /* --- Register HW_GPMI_ECCCOUNT, field COUNT */
  367. #define BP_GPMI_ECCCOUNT_COUNT 0
  368. #define BM_GPMI_ECCCOUNT_COUNT 0x0000FFFF
  369. #define BF_GPMI_ECCCOUNT_COUNT(v) (((v) << 0) & BM_GPMI_ECCCOUNT_COUNT)
  370. #ifndef __LANGUAGE_ASM__
  371. #define BW_GPMI_ECCCOUNT_COUNT(v) (HW_GPMI_ECCCOUNT.B.COUNT = (v))
  372. #endif
  373. /*
  374. * HW_GPMI_PAYLOAD - GPMI Payload Address Register
  375. */
  376. #ifndef __LANGUAGE_ASM__
  377. typedef union {
  378. reg32_t U;
  379. struct {
  380. unsigned RSVD0:2;
  381. unsigned ADDRESS:30;
  382. } B;
  383. } hw_gpmi_payload_t;
  384. #endif
  385. /*
  386. * constants & macros for entire HW_GPMI_PAYLOAD register
  387. */
  388. #define HW_GPMI_PAYLOAD_ADDR (0x00112040)
  389. #ifndef __LANGUAGE_ASM__
  390. #ifndef ROCOO_TEST
  391. #define HW_GPMI_PAYLOAD (*(volatile hw_gpmi_payload_t *) HW_GPMI_PAYLOAD_ADDR)
  392. #define HW_GPMI_PAYLOAD_RD() (HW_GPMI_PAYLOAD.U)
  393. #define HW_GPMI_PAYLOAD_WR(v) (HW_GPMI_PAYLOAD.U = (v))
  394. #define HW_GPMI_PAYLOAD_SET(v) (HW_GPMI_PAYLOAD_WR(HW_GPMI_PAYLOAD_RD() | (v)))
  395. #define HW_GPMI_PAYLOAD_CLR(v) (HW_GPMI_PAYLOAD_WR(HW_GPMI_PAYLOAD_RD() & ~(v)))
  396. #define HW_GPMI_PAYLOAD_TOG(v) (HW_GPMI_PAYLOAD_WR(HW_GPMI_PAYLOAD_RD() ^ (v)))
  397. #else
  398. #define HW_GPMI_PAYLOAD_RD() (_rbase->mem32_read(HW_GPMI_PAYLOAD_ADDR))
  399. #define HW_GPMI_PAYLOAD_WR(v) (_rbase->mem32_write(HW_GPMI_PAYLOAD_ADDR,(v)))
  400. #define HW_GPMI_PAYLOAD_SET(v) (HW_GPMI_PAYLOAD_WR(HW_GPMI_PAYLOAD_RD() | (v)))
  401. #define HW_GPMI_PAYLOAD_CLR(v) (HW_GPMI_PAYLOAD_WR(HW_GPMI_PAYLOAD_RD() & ~(v)))
  402. #define HW_GPMI_PAYLOAD_TOG(v) (HW_GPMI_PAYLOAD_WR(HW_GPMI_PAYLOAD_RD() ^ (v)))
  403. #endif
  404. #endif
  405. /*
  406. * constants & macros for individual HW_GPMI_PAYLOAD bitfields
  407. */
  408. /* --- Register HW_GPMI_PAYLOAD, field ADDRESS */
  409. #define BP_GPMI_PAYLOAD_ADDRESS 2
  410. #define BM_GPMI_PAYLOAD_ADDRESS 0xFFFFFFFC
  411. #ifndef __LANGUAGE_ASM__
  412. #define BF_GPMI_PAYLOAD_ADDRESS(v) ((((reg32_t) v) << 2) & BM_GPMI_PAYLOAD_ADDRESS)
  413. #else
  414. #define BF_GPMI_PAYLOAD_ADDRESS(v) (((v) << 2) & BM_GPMI_PAYLOAD_ADDRESS)
  415. #endif
  416. #ifndef __LANGUAGE_ASM__
  417. #define BW_GPMI_PAYLOAD_ADDRESS(v) BF_CS1(GPMI_PAYLOAD, ADDRESS, v)
  418. #endif
  419. /* --- Register HW_GPMI_PAYLOAD, field RSVD0 */
  420. #define BP_GPMI_PAYLOAD_RSVD0 0
  421. #define BM_GPMI_PAYLOAD_RSVD0 0x00000003
  422. #define BF_GPMI_PAYLOAD_RSVD0(v) (((v) << 0) & BM_GPMI_PAYLOAD_RSVD0)
  423. /*
  424. * HW_GPMI_AUXILIARY - GPMI Auxiliary Address Register
  425. */
  426. #ifndef __LANGUAGE_ASM__
  427. typedef union {
  428. reg32_t U;
  429. struct {
  430. unsigned RSVD0:2;
  431. unsigned ADDRESS:30;
  432. } B;
  433. } hw_gpmi_auxiliary_t;
  434. #endif
  435. /*
  436. * constants & macros for entire HW_GPMI_AUXILIARY register
  437. */
  438. #define HW_GPMI_AUXILIARY_ADDR (0x00112050)
  439. #ifndef __LANGUAGE_ASM__
  440. #ifndef ROCOO_TEST
  441. #define HW_GPMI_AUXILIARY (*(volatile hw_gpmi_auxiliary_t *) HW_GPMI_AUXILIARY_ADDR)
  442. #define HW_GPMI_AUXILIARY_RD() (HW_GPMI_AUXILIARY.U)
  443. #define HW_GPMI_AUXILIARY_WR(v) (HW_GPMI_AUXILIARY.U = (v))
  444. #define HW_GPMI_AUXILIARY_SET(v) (HW_GPMI_AUXILIARY_WR(HW_GPMI_AUXILIARY_RD() | (v)))
  445. #define HW_GPMI_AUXILIARY_CLR(v) (HW_GPMI_AUXILIARY_WR(HW_GPMI_AUXILIARY_RD() & ~(v)))
  446. #define HW_GPMI_AUXILIARY_TOG(v) (HW_GPMI_AUXILIARY_WR(HW_GPMI_AUXILIARY_RD() ^ (v)))
  447. #else
  448. #define HW_GPMI_AUXILIARY_RD() (_rbase->mem32_read(HW_GPMI_AUXILIARY_ADDR))
  449. #define HW_GPMI_AUXILIARY_WR(v) (_rbase->mem32_write(HW_GPMI_AUXILIARY_ADDR,(v)))
  450. #define HW_GPMI_AUXILIARY_SET(v) (HW_GPMI_AUXILIARY_WR(HW_GPMI_AUXILIARY_RD() | (v)))
  451. #define HW_GPMI_AUXILIARY_CLR(v) (HW_GPMI_AUXILIARY_WR(HW_GPMI_AUXILIARY_RD() & ~(v)))
  452. #define HW_GPMI_AUXILIARY_TOG(v) (HW_GPMI_AUXILIARY_WR(HW_GPMI_AUXILIARY_RD() ^ (v)))
  453. #endif
  454. #endif
  455. /*
  456. * constants & macros for individual HW_GPMI_AUXILIARY bitfields
  457. */
  458. /* --- Register HW_GPMI_AUXILIARY, field ADDRESS */
  459. #define BP_GPMI_AUXILIARY_ADDRESS 2
  460. #define BM_GPMI_AUXILIARY_ADDRESS 0xFFFFFFFC
  461. #ifndef __LANGUAGE_ASM__
  462. #define BF_GPMI_AUXILIARY_ADDRESS(v) ((((reg32_t) v) << 2) & BM_GPMI_AUXILIARY_ADDRESS)
  463. #else
  464. #define BF_GPMI_AUXILIARY_ADDRESS(v) (((v) << 2) & BM_GPMI_AUXILIARY_ADDRESS)
  465. #endif
  466. #ifndef __LANGUAGE_ASM__
  467. #define BW_GPMI_AUXILIARY_ADDRESS(v) BF_CS1(GPMI_AUXILIARY, ADDRESS, v)
  468. #endif
  469. /* --- Register HW_GPMI_AUXILIARY, field RSVD0 */
  470. #define BP_GPMI_AUXILIARY_RSVD0 0
  471. #define BM_GPMI_AUXILIARY_RSVD0 0x00000003
  472. #define BF_GPMI_AUXILIARY_RSVD0(v) (((v) << 0) & BM_GPMI_AUXILIARY_RSVD0)
  473. /*
  474. * HW_GPMI_CTRL1 - GPMI Control Register 1
  475. */
  476. #ifndef __LANGUAGE_ASM__
  477. typedef union {
  478. reg32_t U;
  479. struct {
  480. unsigned GPMI_MODE:1;
  481. unsigned CAMERA_MODE:1;
  482. unsigned ATA_IRQRDY_POLARITY:1;
  483. unsigned DEV_RESET:1;
  484. unsigned ABORT_WAIT_FOR_READY_CHANNEL:3;
  485. unsigned ABORT_WAIT_REQUEST:1;
  486. unsigned BURST_EN:1;
  487. unsigned TIMEOUT_IRQ:1;
  488. unsigned DEV_IRQ:1;
  489. unsigned DMA2ECC_MODE:1;
  490. unsigned RDN_DELAY:4;
  491. unsigned HALF_PERIOD:1;
  492. unsigned DLL_ENABLE:1;
  493. unsigned BCH_MODE:1;
  494. unsigned GANGED_RDYBUSY:1;
  495. unsigned TIMEOUT_IRQ_EN:1;
  496. unsigned RSVD1:1;
  497. unsigned WRN_DLY_SEL:2;
  498. unsigned DECOUPLE_CS:1;
  499. unsigned SSYNCMODE:1;
  500. unsigned UPDATE_CS:1;
  501. unsigned GPMI_CLK_DIV2_EN:1;
  502. unsigned TOGGLE_MODE:1;
  503. unsigned WRITE_CLK_STOP:1;
  504. unsigned SSYNC_CLK_STOP:1;
  505. unsigned DEV_CLK_STOP:1;
  506. } B;
  507. } hw_gpmi_ctrl1_t;
  508. #endif
  509. /*
  510. * constants & macros for entire HW_GPMI_CTRL1 register
  511. */
  512. #define HW_GPMI_CTRL1_ADDR (0x00112060)
  513. #define HW_GPMI_CTRL1_SET_ADDR (0x00112064)
  514. #define HW_GPMI_CTRL1_CLR_ADDR (0x00112068)
  515. #define HW_GPMI_CTRL1_TOG_ADDR (0x0011206c)
  516. #ifndef __LANGUAGE_ASM__
  517. #ifndef ROCOO_TEST
  518. #define HW_GPMI_CTRL1 (*(volatile hw_gpmi_ctrl1_t *) HW_GPMI_CTRL1_ADDR)
  519. #define HW_GPMI_CTRL1_RD() (HW_GPMI_CTRL1.U)
  520. #define HW_GPMI_CTRL1_WR(v) (HW_GPMI_CTRL1.U = (v))
  521. #define HW_GPMI_CTRL1_SET(v) ((*(volatile reg32_t *) HW_GPMI_CTRL1_SET_ADDR) = (v))
  522. #define HW_GPMI_CTRL1_CLR(v) ((*(volatile reg32_t *) HW_GPMI_CTRL1_CLR_ADDR) = (v))
  523. #define HW_GPMI_CTRL1_TOG(v) ((*(volatile reg32_t *) HW_GPMI_CTRL1_TOG_ADDR) = (v))
  524. #else
  525. #define HW_GPMI_CTRL1_RD() (_rbase->mem32_read(HW_GPMI_CTRL1_ADDR))
  526. #define HW_GPMI_CTRL1_WR(v) (_rbase->mem32_write(HW_GPMI_CTRL1_ADDR,(v)))
  527. #define HW_GPMI_CTRL1_SET(v) (_rbase->mem32_write(HW_GPMI_CTRL1_SET_ADDR,(v)))
  528. #define HW_GPMI_CTRL1_CLR(v) (_rbase->mem32_write(HW_GPMI_CTRL1_CLR_ADDR,(v)))
  529. #define HW_GPMI_CTRL1_TOG(v) (_rbase->mem32_write(HW_GPMI_CTRL1_TOG_ADDR,(v)))
  530. #endif
  531. #endif
  532. /*
  533. * constants & macros for individual HW_GPMI_CTRL1 bitfields
  534. */
  535. /* --- Register HW_GPMI_CTRL1, field DEV_CLK_STOP */
  536. #define BP_GPMI_CTRL1_DEV_CLK_STOP 31
  537. #define BM_GPMI_CTRL1_DEV_CLK_STOP 0x80000000
  538. #ifndef __LANGUAGE_ASM__
  539. #define BF_GPMI_CTRL1_DEV_CLK_STOP(v) ((((reg32_t) v) << 31) & BM_GPMI_CTRL1_DEV_CLK_STOP)
  540. #else
  541. #define BF_GPMI_CTRL1_DEV_CLK_STOP(v) (((v) << 31) & BM_GPMI_CTRL1_DEV_CLK_STOP)
  542. #endif
  543. #ifndef __LANGUAGE_ASM__
  544. #define BW_GPMI_CTRL1_DEV_CLK_STOP(v) BF_CS1(GPMI_CTRL1, DEV_CLK_STOP, v)
  545. #endif
  546. /* --- Register HW_GPMI_CTRL1, field SSYNC_CLK_STOP */
  547. #define BP_GPMI_CTRL1_SSYNC_CLK_STOP 30
  548. #define BM_GPMI_CTRL1_SSYNC_CLK_STOP 0x40000000
  549. #define BF_GPMI_CTRL1_SSYNC_CLK_STOP(v) (((v) << 30) & BM_GPMI_CTRL1_SSYNC_CLK_STOP)
  550. #ifndef __LANGUAGE_ASM__
  551. #define BW_GPMI_CTRL1_SSYNC_CLK_STOP(v) BF_CS1(GPMI_CTRL1, SSYNC_CLK_STOP, v)
  552. #endif
  553. /* --- Register HW_GPMI_CTRL1, field WRITE_CLK_STOP */
  554. #define BP_GPMI_CTRL1_WRITE_CLK_STOP 29
  555. #define BM_GPMI_CTRL1_WRITE_CLK_STOP 0x20000000
  556. #define BF_GPMI_CTRL1_WRITE_CLK_STOP(v) (((v) << 29) & BM_GPMI_CTRL1_WRITE_CLK_STOP)
  557. #ifndef __LANGUAGE_ASM__
  558. #define BW_GPMI_CTRL1_WRITE_CLK_STOP(v) BF_CS1(GPMI_CTRL1, WRITE_CLK_STOP, v)
  559. #endif
  560. /* --- Register HW_GPMI_CTRL1, field TOGGLE_MODE */
  561. #define BP_GPMI_CTRL1_TOGGLE_MODE 28
  562. #define BM_GPMI_CTRL1_TOGGLE_MODE 0x10000000
  563. #define BF_GPMI_CTRL1_TOGGLE_MODE(v) (((v) << 28) & BM_GPMI_CTRL1_TOGGLE_MODE)
  564. #ifndef __LANGUAGE_ASM__
  565. #define BW_GPMI_CTRL1_TOGGLE_MODE(v) BF_CS1(GPMI_CTRL1, TOGGLE_MODE, v)
  566. #endif
  567. /* --- Register HW_GPMI_CTRL1, field GPMI_CLK_DIV2_EN */
  568. #define BP_GPMI_CTRL1_GPMI_CLK_DIV2_EN 27
  569. #define BM_GPMI_CTRL1_GPMI_CLK_DIV2_EN 0x08000000
  570. #define BF_GPMI_CTRL1_GPMI_CLK_DIV2_EN(v) (((v) << 27) & BM_GPMI_CTRL1_GPMI_CLK_DIV2_EN)
  571. #ifndef __LANGUAGE_ASM__
  572. #define BW_GPMI_CTRL1_GPMI_CLK_DIV2_EN(v) BF_CS1(GPMI_CTRL1, GPMI_CLK_DIV2_EN, v)
  573. #endif
  574. /* --- Register HW_GPMI_CTRL1, field UPDATE_CS */
  575. #define BP_GPMI_CTRL1_UPDATE_CS 26
  576. #define BM_GPMI_CTRL1_UPDATE_CS 0x04000000
  577. #define BF_GPMI_CTRL1_UPDATE_CS(v) (((v) << 26) & BM_GPMI_CTRL1_UPDATE_CS)
  578. #ifndef __LANGUAGE_ASM__
  579. #define BW_GPMI_CTRL1_UPDATE_CS(v) BF_CS1(GPMI_CTRL1, UPDATE_CS, v)
  580. #endif
  581. /* --- Register HW_GPMI_CTRL1, field SSYNCMODE */
  582. #define BP_GPMI_CTRL1_SSYNCMODE 25
  583. #define BM_GPMI_CTRL1_SSYNCMODE 0x02000000
  584. #define BF_GPMI_CTRL1_SSYNCMODE(v) (((v) << 25) & BM_GPMI_CTRL1_SSYNCMODE)
  585. #ifndef __LANGUAGE_ASM__
  586. #define BW_GPMI_CTRL1_SSYNCMODE(v) BF_CS1(GPMI_CTRL1, SSYNCMODE, v)
  587. #endif
  588. #define BV_GPMI_CTRL1_SSYNCMODE__ASYNC 0x0
  589. #define BV_GPMI_CTRL1_SSYNCMODE__SSYNC 0x1
  590. /* --- Register HW_GPMI_CTRL1, field DECOUPLE_CS */
  591. #define BP_GPMI_CTRL1_DECOUPLE_CS 24
  592. #define BM_GPMI_CTRL1_DECOUPLE_CS 0x01000000
  593. #define BF_GPMI_CTRL1_DECOUPLE_CS(v) (((v) << 24) & BM_GPMI_CTRL1_DECOUPLE_CS)
  594. #ifndef __LANGUAGE_ASM__
  595. #define BW_GPMI_CTRL1_DECOUPLE_CS(v) BF_CS1(GPMI_CTRL1, DECOUPLE_CS, v)
  596. #endif
  597. /* --- Register HW_GPMI_CTRL1, field WRN_DLY_SEL */
  598. #define BP_GPMI_CTRL1_WRN_DLY_SEL 22
  599. #define BM_GPMI_CTRL1_WRN_DLY_SEL 0x00C00000
  600. #define BF_GPMI_CTRL1_WRN_DLY_SEL(v) (((v) << 22) & BM_GPMI_CTRL1_WRN_DLY_SEL)
  601. #ifndef __LANGUAGE_ASM__
  602. #define BW_GPMI_CTRL1_WRN_DLY_SEL(v) BF_CS1(GPMI_CTRL1, WRN_DLY_SEL, v)
  603. #endif
  604. /* --- Register HW_GPMI_CTRL1, field RSVD1 */
  605. #define BP_GPMI_CTRL1_RSVD1 21
  606. #define BM_GPMI_CTRL1_RSVD1 0x00200000
  607. #define BF_GPMI_CTRL1_RSVD1(v) (((v) << 21) & BM_GPMI_CTRL1_RSVD1)
  608. /* --- Register HW_GPMI_CTRL1, field TIMEOUT_IRQ_EN */
  609. #define BP_GPMI_CTRL1_TIMEOUT_IRQ_EN 20
  610. #define BM_GPMI_CTRL1_TIMEOUT_IRQ_EN 0x00100000
  611. #define BF_GPMI_CTRL1_TIMEOUT_IRQ_EN(v) (((v) << 20) & BM_GPMI_CTRL1_TIMEOUT_IRQ_EN)
  612. #ifndef __LANGUAGE_ASM__
  613. #define BW_GPMI_CTRL1_TIMEOUT_IRQ_EN(v) BF_CS1(GPMI_CTRL1, TIMEOUT_IRQ_EN, v)
  614. #endif
  615. /* --- Register HW_GPMI_CTRL1, field GANGED_RDYBUSY */
  616. #define BP_GPMI_CTRL1_GANGED_RDYBUSY 19
  617. #define BM_GPMI_CTRL1_GANGED_RDYBUSY 0x00080000
  618. #define BF_GPMI_CTRL1_GANGED_RDYBUSY(v) (((v) << 19) & BM_GPMI_CTRL1_GANGED_RDYBUSY)
  619. #ifndef __LANGUAGE_ASM__
  620. #define BW_GPMI_CTRL1_GANGED_RDYBUSY(v) BF_CS1(GPMI_CTRL1, GANGED_RDYBUSY, v)
  621. #endif
  622. /* --- Register HW_GPMI_CTRL1, field BCH_MODE */
  623. #define BP_GPMI_CTRL1_BCH_MODE 18
  624. #define BM_GPMI_CTRL1_BCH_MODE 0x00040000
  625. #define BF_GPMI_CTRL1_BCH_MODE(v) (((v) << 18) & BM_GPMI_CTRL1_BCH_MODE)
  626. #ifndef __LANGUAGE_ASM__
  627. #define BW_GPMI_CTRL1_BCH_MODE(v) BF_CS1(GPMI_CTRL1, BCH_MODE, v)
  628. #endif
  629. /* --- Register HW_GPMI_CTRL1, field DLL_ENABLE */
  630. #define BP_GPMI_CTRL1_DLL_ENABLE 17
  631. #define BM_GPMI_CTRL1_DLL_ENABLE 0x00020000
  632. #define BF_GPMI_CTRL1_DLL_ENABLE(v) (((v) << 17) & BM_GPMI_CTRL1_DLL_ENABLE)
  633. #ifndef __LANGUAGE_ASM__
  634. #define BW_GPMI_CTRL1_DLL_ENABLE(v) BF_CS1(GPMI_CTRL1, DLL_ENABLE, v)
  635. #endif
  636. /* --- Register HW_GPMI_CTRL1, field HALF_PERIOD */
  637. #define BP_GPMI_CTRL1_HALF_PERIOD 16
  638. #define BM_GPMI_CTRL1_HALF_PERIOD 0x00010000
  639. #define BF_GPMI_CTRL1_HALF_PERIOD(v) (((v) << 16) & BM_GPMI_CTRL1_HALF_PERIOD)
  640. #ifndef __LANGUAGE_ASM__
  641. #define BW_GPMI_CTRL1_HALF_PERIOD(v) BF_CS1(GPMI_CTRL1, HALF_PERIOD, v)
  642. #endif
  643. /* --- Register HW_GPMI_CTRL1, field RDN_DELAY */
  644. #define BP_GPMI_CTRL1_RDN_DELAY 12
  645. #define BM_GPMI_CTRL1_RDN_DELAY 0x0000F000
  646. #define BF_GPMI_CTRL1_RDN_DELAY(v) (((v) << 12) & BM_GPMI_CTRL1_RDN_DELAY)
  647. #ifndef __LANGUAGE_ASM__
  648. #define BW_GPMI_CTRL1_RDN_DELAY(v) BF_CS1(GPMI_CTRL1, RDN_DELAY, v)
  649. #endif
  650. /* --- Register HW_GPMI_CTRL1, field DMA2ECC_MODE */
  651. #define BP_GPMI_CTRL1_DMA2ECC_MODE 11
  652. #define BM_GPMI_CTRL1_DMA2ECC_MODE 0x00000800
  653. #define BF_GPMI_CTRL1_DMA2ECC_MODE(v) (((v) << 11) & BM_GPMI_CTRL1_DMA2ECC_MODE)
  654. #ifndef __LANGUAGE_ASM__
  655. #define BW_GPMI_CTRL1_DMA2ECC_MODE(v) BF_CS1(GPMI_CTRL1, DMA2ECC_MODE, v)
  656. #endif
  657. /* --- Register HW_GPMI_CTRL1, field DEV_IRQ */
  658. #define BP_GPMI_CTRL1_DEV_IRQ 10
  659. #define BM_GPMI_CTRL1_DEV_IRQ 0x00000400
  660. #define BF_GPMI_CTRL1_DEV_IRQ(v) (((v) << 10) & BM_GPMI_CTRL1_DEV_IRQ)
  661. #ifndef __LANGUAGE_ASM__
  662. #define BW_GPMI_CTRL1_DEV_IRQ(v) BF_CS1(GPMI_CTRL1, DEV_IRQ, v)
  663. #endif
  664. /* --- Register HW_GPMI_CTRL1, field TIMEOUT_IRQ */
  665. #define BP_GPMI_CTRL1_TIMEOUT_IRQ 9
  666. #define BM_GPMI_CTRL1_TIMEOUT_IRQ 0x00000200
  667. #define BF_GPMI_CTRL1_TIMEOUT_IRQ(v) (((v) << 9) & BM_GPMI_CTRL1_TIMEOUT_IRQ)
  668. #ifndef __LANGUAGE_ASM__
  669. #define BW_GPMI_CTRL1_TIMEOUT_IRQ(v) BF_CS1(GPMI_CTRL1, TIMEOUT_IRQ, v)
  670. #endif
  671. /* --- Register HW_GPMI_CTRL1, field BURST_EN */
  672. #define BP_GPMI_CTRL1_BURST_EN 8
  673. #define BM_GPMI_CTRL1_BURST_EN 0x00000100
  674. #define BF_GPMI_CTRL1_BURST_EN(v) (((v) << 8) & BM_GPMI_CTRL1_BURST_EN)
  675. #ifndef __LANGUAGE_ASM__
  676. #define BW_GPMI_CTRL1_BURST_EN(v) BF_CS1(GPMI_CTRL1, BURST_EN, v)
  677. #endif
  678. /* --- Register HW_GPMI_CTRL1, field ABORT_WAIT_REQUEST */
  679. #define BP_GPMI_CTRL1_ABORT_WAIT_REQUEST 7
  680. #define BM_GPMI_CTRL1_ABORT_WAIT_REQUEST 0x00000080
  681. #define BF_GPMI_CTRL1_ABORT_WAIT_REQUEST(v) (((v) << 7) & BM_GPMI_CTRL1_ABORT_WAIT_REQUEST)
  682. #ifndef __LANGUAGE_ASM__
  683. #define BW_GPMI_CTRL1_ABORT_WAIT_REQUEST(v) BF_CS1(GPMI_CTRL1, ABORT_WAIT_REQUEST, v)
  684. #endif
  685. /* --- Register HW_GPMI_CTRL1, field ABORT_WAIT_FOR_READY_CHANNEL */
  686. #define BP_GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL 4
  687. #define BM_GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL 0x00000070
  688. #define BF_GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL(v) (((v) << 4) & BM_GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL)
  689. #ifndef __LANGUAGE_ASM__
  690. #define BW_GPMI_CTRL1_ABORT_WAIT_FOR_READY_CHANNEL(v) BF_CS1(GPMI_CTRL1, ABORT_WAIT_FOR_READY_CHANNEL, v)
  691. #endif
  692. /* --- Register HW_GPMI_CTRL1, field DEV_RESET */
  693. #define BP_GPMI_CTRL1_DEV_RESET 3
  694. #define BM_GPMI_CTRL1_DEV_RESET 0x00000008
  695. #define BF_GPMI_CTRL1_DEV_RESET(v) (((v) << 3) & BM_GPMI_CTRL1_DEV_RESET)
  696. #ifndef __LANGUAGE_ASM__
  697. #define BW_GPMI_CTRL1_DEV_RESET(v) BF_CS1(GPMI_CTRL1, DEV_RESET, v)
  698. #endif
  699. #define BV_GPMI_CTRL1_DEV_RESET__ENABLED 0x0
  700. #define BV_GPMI_CTRL1_DEV_RESET__DISABLED 0x1
  701. /* --- Register HW_GPMI_CTRL1, field ATA_IRQRDY_POLARITY */
  702. #define BP_GPMI_CTRL1_ATA_IRQRDY_POLARITY 2
  703. #define BM_GPMI_CTRL1_ATA_IRQRDY_POLARITY 0x00000004
  704. #define BF_GPMI_CTRL1_ATA_IRQRDY_POLARITY(v) (((v) << 2) & BM_GPMI_CTRL1_ATA_IRQRDY_POLARITY)
  705. #ifndef __LANGUAGE_ASM__
  706. #define BW_GPMI_CTRL1_ATA_IRQRDY_POLARITY(v) BF_CS1(GPMI_CTRL1, ATA_IRQRDY_POLARITY, v)
  707. #endif
  708. #define BV_GPMI_CTRL1_ATA_IRQRDY_POLARITY__ACTIVELOW 0x0
  709. #define BV_GPMI_CTRL1_ATA_IRQRDY_POLARITY__ACTIVEHIGH 0x1
  710. /* --- Register HW_GPMI_CTRL1, field CAMERA_MODE */
  711. #define BP_GPMI_CTRL1_CAMERA_MODE 1
  712. #define BM_GPMI_CTRL1_CAMERA_MODE 0x00000002
  713. #define BF_GPMI_CTRL1_CAMERA_MODE(v) (((v) << 1) & BM_GPMI_CTRL1_CAMERA_MODE)
  714. #ifndef __LANGUAGE_ASM__
  715. #define BW_GPMI_CTRL1_CAMERA_MODE(v) BF_CS1(GPMI_CTRL1, CAMERA_MODE, v)
  716. #endif
  717. /* --- Register HW_GPMI_CTRL1, field GPMI_MODE */
  718. #define BP_GPMI_CTRL1_GPMI_MODE 0
  719. #define BM_GPMI_CTRL1_GPMI_MODE 0x00000001
  720. #define BF_GPMI_CTRL1_GPMI_MODE(v) (((v) << 0) & BM_GPMI_CTRL1_GPMI_MODE)
  721. #ifndef __LANGUAGE_ASM__
  722. #define BW_GPMI_CTRL1_GPMI_MODE(v) BF_CS1(GPMI_CTRL1, GPMI_MODE, v)
  723. #endif
  724. #define BV_GPMI_CTRL1_GPMI_MODE__NAND 0x0
  725. #define BV_GPMI_CTRL1_GPMI_MODE__ATA 0x1
  726. /*
  727. * HW_GPMI_TIMING0 - GPMI Timing Register 0
  728. */
  729. #ifndef __LANGUAGE_ASM__
  730. typedef union {
  731. reg32_t U;
  732. struct {
  733. unsigned DATA_SETUP:8;
  734. unsigned DATA_HOLD:8;
  735. unsigned ADDRESS_SETUP:8;
  736. unsigned RSVD1:8;
  737. } B;
  738. } hw_gpmi_timing0_t;
  739. #endif
  740. /*
  741. * constants & macros for entire HW_GPMI_TIMING0 register
  742. */
  743. #define HW_GPMI_TIMING0_ADDR (0x00112070)
  744. #ifndef __LANGUAGE_ASM__
  745. #ifndef ROCOO_TEST
  746. #define HW_GPMI_TIMING0 (*(volatile hw_gpmi_timing0_t *) HW_GPMI_TIMING0_ADDR)
  747. #define HW_GPMI_TIMING0_RD() (HW_GPMI_TIMING0.U)
  748. #define HW_GPMI_TIMING0_WR(v) (HW_GPMI_TIMING0.U = (v))
  749. #define HW_GPMI_TIMING0_SET(v) (HW_GPMI_TIMING0_WR(HW_GPMI_TIMING0_RD() | (v)))
  750. #define HW_GPMI_TIMING0_CLR(v) (HW_GPMI_TIMING0_WR(HW_GPMI_TIMING0_RD() & ~(v)))
  751. #define HW_GPMI_TIMING0_TOG(v) (HW_GPMI_TIMING0_WR(HW_GPMI_TIMING0_RD() ^ (v)))
  752. #else
  753. #define HW_GPMI_TIMING0_RD() (_rbase->mem32_read(HW_GPMI_TIMING0_ADDR))
  754. #define HW_GPMI_TIMING0_WR(v) (_rbase->mem32_write(HW_GPMI_TIMING0_ADDR,(v)))
  755. #define HW_GPMI_TIMING0_SET(v) (HW_GPMI_TIMING0_WR(HW_GPMI_TIMING0_RD() | (v)))
  756. #define HW_GPMI_TIMING0_CLR(v) (HW_GPMI_TIMING0_WR(HW_GPMI_TIMING0_RD() & ~(v)))
  757. #define HW_GPMI_TIMING0_TOG(v) (HW_GPMI_TIMING0_WR(HW_GPMI_TIMING0_RD() ^ (v)))
  758. #endif
  759. #endif
  760. /*
  761. * constants & macros for individual HW_GPMI_TIMING0 bitfields
  762. */
  763. /* --- Register HW_GPMI_TIMING0, field RSVD1 */
  764. #define BP_GPMI_TIMING0_RSVD1 24
  765. #define BM_GPMI_TIMING0_RSVD1 0xFF000000
  766. #ifndef __LANGUAGE_ASM__
  767. #define BF_GPMI_TIMING0_RSVD1(v) ((((reg32_t) v) << 24) & BM_GPMI_TIMING0_RSVD1)
  768. #else
  769. #define BF_GPMI_TIMING0_RSVD1(v) (((v) << 24) & BM_GPMI_TIMING0_RSVD1)
  770. #endif
  771. /* --- Register HW_GPMI_TIMING0, field ADDRESS_SETUP */
  772. #define BP_GPMI_TIMING0_ADDRESS_SETUP 16
  773. #define BM_GPMI_TIMING0_ADDRESS_SETUP 0x00FF0000
  774. #define BF_GPMI_TIMING0_ADDRESS_SETUP(v) (((v) << 16) & BM_GPMI_TIMING0_ADDRESS_SETUP)
  775. #ifndef __LANGUAGE_ASM__
  776. #define BW_GPMI_TIMING0_ADDRESS_SETUP(v) (HW_GPMI_TIMING0.B.ADDRESS_SETUP = (v))
  777. #endif
  778. /* --- Register HW_GPMI_TIMING0, field DATA_HOLD */
  779. #define BP_GPMI_TIMING0_DATA_HOLD 8
  780. #define BM_GPMI_TIMING0_DATA_HOLD 0x0000FF00
  781. #define BF_GPMI_TIMING0_DATA_HOLD(v) (((v) << 8) & BM_GPMI_TIMING0_DATA_HOLD)
  782. #ifndef __LANGUAGE_ASM__
  783. #define BW_GPMI_TIMING0_DATA_HOLD(v) (HW_GPMI_TIMING0.B.DATA_HOLD = (v))
  784. #endif
  785. /* --- Register HW_GPMI_TIMING0, field DATA_SETUP */
  786. #define BP_GPMI_TIMING0_DATA_SETUP 0
  787. #define BM_GPMI_TIMING0_DATA_SETUP 0x000000FF
  788. #define BF_GPMI_TIMING0_DATA_SETUP(v) (((v) << 0) & BM_GPMI_TIMING0_DATA_SETUP)
  789. #ifndef __LANGUAGE_ASM__
  790. #define BW_GPMI_TIMING0_DATA_SETUP(v) (HW_GPMI_TIMING0.B.DATA_SETUP = (v))
  791. #endif
  792. /*
  793. * HW_GPMI_TIMING1 - GPMI Timing Register 1
  794. */
  795. #ifndef __LANGUAGE_ASM__
  796. typedef union {
  797. reg32_t U;
  798. struct {
  799. unsigned RSVD1:16;
  800. unsigned DEVICE_BUSY_TIMEOUT:16;
  801. } B;
  802. } hw_gpmi_timing1_t;
  803. #endif
  804. /*
  805. * constants & macros for entire HW_GPMI_TIMING1 register
  806. */
  807. #define HW_GPMI_TIMING1_ADDR (0x00112080)
  808. #ifndef __LANGUAGE_ASM__
  809. #ifndef ROCOO_TEST
  810. #define HW_GPMI_TIMING1 (*(volatile hw_gpmi_timing1_t *) HW_GPMI_TIMING1_ADDR)
  811. #define HW_GPMI_TIMING1_RD() (HW_GPMI_TIMING1.U)
  812. #define HW_GPMI_TIMING1_WR(v) (HW_GPMI_TIMING1.U = (v))
  813. #define HW_GPMI_TIMING1_SET(v) (HW_GPMI_TIMING1_WR(HW_GPMI_TIMING1_RD() | (v)))
  814. #define HW_GPMI_TIMING1_CLR(v) (HW_GPMI_TIMING1_WR(HW_GPMI_TIMING1_RD() & ~(v)))
  815. #define HW_GPMI_TIMING1_TOG(v) (HW_GPMI_TIMING1_WR(HW_GPMI_TIMING1_RD() ^ (v)))
  816. #else
  817. #define HW_GPMI_TIMING1_RD() (_rbase->mem32_read(HW_GPMI_TIMING1_ADDR))
  818. #define HW_GPMI_TIMING1_WR(v) (_rbase->mem32_write(HW_GPMI_TIMING1_ADDR,(v)))
  819. #define HW_GPMI_TIMING1_SET(v) (HW_GPMI_TIMING1_WR(HW_GPMI_TIMING1_RD() | (v)))
  820. #define HW_GPMI_TIMING1_CLR(v) (HW_GPMI_TIMING1_WR(HW_GPMI_TIMING1_RD() & ~(v)))
  821. #define HW_GPMI_TIMING1_TOG(v) (HW_GPMI_TIMING1_WR(HW_GPMI_TIMING1_RD() ^ (v)))
  822. #endif
  823. #endif
  824. /*
  825. * constants & macros for individual HW_GPMI_TIMING1 bitfields
  826. */
  827. /* --- Register HW_GPMI_TIMING1, field DEVICE_BUSY_TIMEOUT */
  828. #define BP_GPMI_TIMING1_DEVICE_BUSY_TIMEOUT 16
  829. #define BM_GPMI_TIMING1_DEVICE_BUSY_TIMEOUT 0xFFFF0000
  830. #ifndef __LANGUAGE_ASM__
  831. #define BF_GPMI_TIMING1_DEVICE_BUSY_TIMEOUT(v) ((((reg32_t) v) << 16) & BM_GPMI_TIMING1_DEVICE_BUSY_TIMEOUT)
  832. #else
  833. #define BF_GPMI_TIMING1_DEVICE_BUSY_TIMEOUT(v) (((v) << 16) & BM_GPMI_TIMING1_DEVICE_BUSY_TIMEOUT)
  834. #endif
  835. #ifndef __LANGUAGE_ASM__
  836. #define BW_GPMI_TIMING1_DEVICE_BUSY_TIMEOUT(v) (HW_GPMI_TIMING1.B.DEVICE_BUSY_TIMEOUT = (v))
  837. #endif
  838. /* --- Register HW_GPMI_TIMING1, field RSVD1 */
  839. #define BP_GPMI_TIMING1_RSVD1 0
  840. #define BM_GPMI_TIMING1_RSVD1 0x0000FFFF
  841. #define BF_GPMI_TIMING1_RSVD1(v) (((v) << 0) & BM_GPMI_TIMING1_RSVD1)
  842. /*
  843. * HW_GPMI_TIMING2 - GPMI Timing Register 2
  844. */
  845. #ifndef __LANGUAGE_ASM__
  846. typedef union {
  847. reg32_t U;
  848. struct {
  849. unsigned DATA_PAUSE:4;
  850. unsigned CMDADD_PAUSE:4;
  851. unsigned POSTAMBLE_DELAY:4;
  852. unsigned PREAMBLE_DELAY:4;
  853. unsigned CE_DELAY:5;
  854. unsigned RSVD0:3;
  855. unsigned READ_LATENCY:3;
  856. unsigned RSVD1:5;
  857. } B;
  858. } hw_gpmi_timing2_t;
  859. #endif
  860. /*
  861. * constants & macros for entire HW_GPMI_TIMING2 register
  862. */
  863. #define HW_GPMI_TIMING2_ADDR (0x00112090)
  864. #ifndef __LANGUAGE_ASM__
  865. #ifndef ROCOO_TEST
  866. #define HW_GPMI_TIMING2 (*(volatile hw_gpmi_timing2_t *) HW_GPMI_TIMING2_ADDR)
  867. #define HW_GPMI_TIMING2_RD() (HW_GPMI_TIMING2.U)
  868. #define HW_GPMI_TIMING2_WR(v) (HW_GPMI_TIMING2.U = (v))
  869. #define HW_GPMI_TIMING2_SET(v) (HW_GPMI_TIMING2_WR(HW_GPMI_TIMING2_RD() | (v)))
  870. #define HW_GPMI_TIMING2_CLR(v) (HW_GPMI_TIMING2_WR(HW_GPMI_TIMING2_RD() & ~(v)))
  871. #define HW_GPMI_TIMING2_TOG(v) (HW_GPMI_TIMING2_WR(HW_GPMI_TIMING2_RD() ^ (v)))
  872. #else
  873. #define HW_GPMI_TIMING2_RD() (_rbase->mem32_read(HW_GPMI_TIMING2_ADDR))
  874. #define HW_GPMI_TIMING2_WR(v) (_rbase->mem32_write(HW_GPMI_TIMING2_ADDR,(v)))
  875. #define HW_GPMI_TIMING2_SET(v) (HW_GPMI_TIMING2_WR(HW_GPMI_TIMING2_RD() | (v)))
  876. #define HW_GPMI_TIMING2_CLR(v) (HW_GPMI_TIMING2_WR(HW_GPMI_TIMING2_RD() & ~(v)))
  877. #define HW_GPMI_TIMING2_TOG(v) (HW_GPMI_TIMING2_WR(HW_GPMI_TIMING2_RD() ^ (v)))
  878. #endif
  879. #endif
  880. /*
  881. * constants & macros for individual HW_GPMI_TIMING2 bitfields
  882. */
  883. /* --- Register HW_GPMI_TIMING2, field RSVD1 */
  884. #define BP_GPMI_TIMING2_RSVD1 27
  885. #define BM_GPMI_TIMING2_RSVD1 0xF8000000
  886. #ifndef __LANGUAGE_ASM__
  887. #define BF_GPMI_TIMING2_RSVD1(v) ((((reg32_t) v) << 27) & BM_GPMI_TIMING2_RSVD1)
  888. #else
  889. #define BF_GPMI_TIMING2_RSVD1(v) (((v) << 27) & BM_GPMI_TIMING2_RSVD1)
  890. #endif
  891. /* --- Register HW_GPMI_TIMING2, field READ_LATENCY */
  892. #define BP_GPMI_TIMING2_READ_LATENCY 24
  893. #define BM_GPMI_TIMING2_READ_LATENCY 0x07000000
  894. #define BF_GPMI_TIMING2_READ_LATENCY(v) (((v) << 24) & BM_GPMI_TIMING2_READ_LATENCY)
  895. #ifndef __LANGUAGE_ASM__
  896. #define BW_GPMI_TIMING2_READ_LATENCY(v) BF_CS1(GPMI_TIMING2, READ_LATENCY, v)
  897. #endif
  898. /* --- Register HW_GPMI_TIMING2, field RSVD0 */
  899. #define BP_GPMI_TIMING2_RSVD0 21
  900. #define BM_GPMI_TIMING2_RSVD0 0x00E00000
  901. #define BF_GPMI_TIMING2_RSVD0(v) (((v) << 21) & BM_GPMI_TIMING2_RSVD0)
  902. /* --- Register HW_GPMI_TIMING2, field CE_DELAY */
  903. #define BP_GPMI_TIMING2_CE_DELAY 16
  904. #define BM_GPMI_TIMING2_CE_DELAY 0x001F0000
  905. #define BF_GPMI_TIMING2_CE_DELAY(v) (((v) << 16) & BM_GPMI_TIMING2_CE_DELAY)
  906. #ifndef __LANGUAGE_ASM__
  907. #define BW_GPMI_TIMING2_CE_DELAY(v) BF_CS1(GPMI_TIMING2, CE_DELAY, v)
  908. #endif
  909. /* --- Register HW_GPMI_TIMING2, field PREAMBLE_DELAY */
  910. #define BP_GPMI_TIMING2_PREAMBLE_DELAY 12
  911. #define BM_GPMI_TIMING2_PREAMBLE_DELAY 0x0000F000
  912. #define BF_GPMI_TIMING2_PREAMBLE_DELAY(v) (((v) << 12) & BM_GPMI_TIMING2_PREAMBLE_DELAY)
  913. #ifndef __LANGUAGE_ASM__
  914. #define BW_GPMI_TIMING2_PREAMBLE_DELAY(v) BF_CS1(GPMI_TIMING2, PREAMBLE_DELAY, v)
  915. #endif
  916. /* --- Register HW_GPMI_TIMING2, field POSTAMBLE_DELAY */
  917. #define BP_GPMI_TIMING2_POSTAMBLE_DELAY 8
  918. #define BM_GPMI_TIMING2_POSTAMBLE_DELAY 0x00000F00
  919. #define BF_GPMI_TIMING2_POSTAMBLE_DELAY(v) (((v) << 8) & BM_GPMI_TIMING2_POSTAMBLE_DELAY)
  920. #ifndef __LANGUAGE_ASM__
  921. #define BW_GPMI_TIMING2_POSTAMBLE_DELAY(v) BF_CS1(GPMI_TIMING2, POSTAMBLE_DELAY, v)
  922. #endif
  923. /* --- Register HW_GPMI_TIMING2, field CMDADD_PAUSE */
  924. #define BP_GPMI_TIMING2_CMDADD_PAUSE 4
  925. #define BM_GPMI_TIMING2_CMDADD_PAUSE 0x000000F0
  926. #define BF_GPMI_TIMING2_CMDADD_PAUSE(v) (((v) << 4) & BM_GPMI_TIMING2_CMDADD_PAUSE)
  927. #ifndef __LANGUAGE_ASM__
  928. #define BW_GPMI_TIMING2_CMDADD_PAUSE(v) BF_CS1(GPMI_TIMING2, CMDADD_PAUSE, v)
  929. #endif
  930. /* --- Register HW_GPMI_TIMING2, field DATA_PAUSE */
  931. #define BP_GPMI_TIMING2_DATA_PAUSE 0
  932. #define BM_GPMI_TIMING2_DATA_PAUSE 0x0000000F
  933. #define BF_GPMI_TIMING2_DATA_PAUSE(v) (((v) << 0) & BM_GPMI_TIMING2_DATA_PAUSE)
  934. #ifndef __LANGUAGE_ASM__
  935. #define BW_GPMI_TIMING2_DATA_PAUSE(v) BF_CS1(GPMI_TIMING2, DATA_PAUSE, v)
  936. #endif
  937. /*
  938. * HW_GPMI_DATA - GPMI DMA Data Transfer Register
  939. */
  940. #ifndef __LANGUAGE_ASM__
  941. typedef union {
  942. reg32_t U;
  943. struct {
  944. unsigned DATA:32;
  945. } B;
  946. } hw_gpmi_data_t;
  947. #endif
  948. /*
  949. * constants & macros for entire HW_GPMI_DATA register
  950. */
  951. #define HW_GPMI_DATA_ADDR (0x001120a0)
  952. #ifndef __LANGUAGE_ASM__
  953. #ifndef ROCOO_TEST
  954. #define HW_GPMI_DATA (*(volatile hw_gpmi_data_t *) HW_GPMI_DATA_ADDR)
  955. #define HW_GPMI_DATA_RD() (HW_GPMI_DATA.U)
  956. #define HW_GPMI_DATA_WR(v) (HW_GPMI_DATA.U = (v))
  957. #define HW_GPMI_DATA_SET(v) (HW_GPMI_DATA_WR(HW_GPMI_DATA_RD() | (v)))
  958. #define HW_GPMI_DATA_CLR(v) (HW_GPMI_DATA_WR(HW_GPMI_DATA_RD() & ~(v)))
  959. #define HW_GPMI_DATA_TOG(v) (HW_GPMI_DATA_WR(HW_GPMI_DATA_RD() ^ (v)))
  960. #else
  961. #define HW_GPMI_DATA_RD() (_rbase->mem32_read(HW_GPMI_DATA_ADDR))
  962. #define HW_GPMI_DATA_WR(v) (_rbase->mem32_write(HW_GPMI_DATA_ADDR,(v)))
  963. #define HW_GPMI_DATA_SET(v) (HW_GPMI_DATA_WR(HW_GPMI_DATA_RD() | (v)))
  964. #define HW_GPMI_DATA_CLR(v) (HW_GPMI_DATA_WR(HW_GPMI_DATA_RD() & ~(v)))
  965. #define HW_GPMI_DATA_TOG(v) (HW_GPMI_DATA_WR(HW_GPMI_DATA_RD() ^ (v)))
  966. #endif
  967. #endif
  968. /*
  969. * constants & macros for individual HW_GPMI_DATA bitfields
  970. */
  971. /* --- Register HW_GPMI_DATA, field DATA */
  972. #define BP_GPMI_DATA_DATA 0
  973. #define BM_GPMI_DATA_DATA 0xFFFFFFFF
  974. #ifndef __LANGUAGE_ASM__
  975. #define BF_GPMI_DATA_DATA(v) ((reg32_t) v)
  976. #else
  977. #define BF_GPMI_DATA_DATA(v) (v)
  978. #endif
  979. #ifndef __LANGUAGE_ASM__
  980. #define BW_GPMI_DATA_DATA(v) (HW_GPMI_DATA.B.DATA = (v))
  981. #endif
  982. /*
  983. * HW_GPMI_STAT - GPMI Status Register
  984. */
  985. #ifndef __LANGUAGE_ASM__
  986. typedef union {
  987. reg32_t U;
  988. struct {
  989. unsigned PRESENT:1;
  990. unsigned FIFO_FULL:1;
  991. unsigned FIFO_EMPTY:1;
  992. unsigned INVALID_BUFFER_MASK:1;
  993. unsigned ATA_IRQ:1;
  994. unsigned RSVD1:3;
  995. unsigned DEV0_ERROR:1;
  996. unsigned DEV1_ERROR:1;
  997. unsigned DEV2_ERROR:1;
  998. unsigned DEV3_ERROR:1;
  999. unsigned DEV4_ERROR:1;
  1000. unsigned DEV5_ERROR:1;
  1001. unsigned DEV6_ERROR:1;
  1002. unsigned DEV7_ERROR:1;
  1003. unsigned RDY_TIMEOUT:8;
  1004. unsigned READY_BUSY:8;
  1005. } B;
  1006. } hw_gpmi_stat_t;
  1007. #endif
  1008. /*
  1009. * constants & macros for entire HW_GPMI_STAT register
  1010. */
  1011. #define HW_GPMI_STAT_ADDR (0x001120b0)
  1012. #ifndef __LANGUAGE_ASM__
  1013. #ifndef ROCOO_TEST
  1014. #define HW_GPMI_STAT (*(volatile hw_gpmi_stat_t *) HW_GPMI_STAT_ADDR)
  1015. #define HW_GPMI_STAT_RD() (HW_GPMI_STAT.U)
  1016. #else
  1017. #define HW_GPMI_STAT_RD() (_rbase->mem32_read(HW_GPMI_STAT_ADDR))
  1018. #endif
  1019. #endif
  1020. /*
  1021. * constants & macros for individual HW_GPMI_STAT bitfields
  1022. */
  1023. /* --- Register HW_GPMI_STAT, field READY_BUSY */
  1024. #define BP_GPMI_STAT_READY_BUSY 24
  1025. #define BM_GPMI_STAT_READY_BUSY 0xFF000000
  1026. #ifndef __LANGUAGE_ASM__
  1027. #define BF_GPMI_STAT_READY_BUSY(v) ((((reg32_t) v) << 24) & BM_GPMI_STAT_READY_BUSY)
  1028. #else
  1029. #define BF_GPMI_STAT_READY_BUSY(v) (((v) << 24) & BM_GPMI_STAT_READY_BUSY)
  1030. #endif
  1031. /* --- Register HW_GPMI_STAT, field RDY_TIMEOUT */
  1032. #define BP_GPMI_STAT_RDY_TIMEOUT 16
  1033. #define BM_GPMI_STAT_RDY_TIMEOUT 0x00FF0000
  1034. #define BF_GPMI_STAT_RDY_TIMEOUT(v) (((v) << 16) & BM_GPMI_STAT_RDY_TIMEOUT)
  1035. /* --- Register HW_GPMI_STAT, field DEV7_ERROR */
  1036. #define BP_GPMI_STAT_DEV7_ERROR 15
  1037. #define BM_GPMI_STAT_DEV7_ERROR 0x00008000
  1038. #define BF_GPMI_STAT_DEV7_ERROR(v) (((v) << 15) & BM_GPMI_STAT_DEV7_ERROR)
  1039. /* --- Register HW_GPMI_STAT, field DEV6_ERROR */
  1040. #define BP_GPMI_STAT_DEV6_ERROR 14
  1041. #define BM_GPMI_STAT_DEV6_ERROR 0x00004000
  1042. #define BF_GPMI_STAT_DEV6_ERROR(v) (((v) << 14) & BM_GPMI_STAT_DEV6_ERROR)
  1043. /* --- Register HW_GPMI_STAT, field DEV5_ERROR */
  1044. #define BP_GPMI_STAT_DEV5_ERROR 13
  1045. #define BM_GPMI_STAT_DEV5_ERROR 0x00002000
  1046. #define BF_GPMI_STAT_DEV5_ERROR(v) (((v) << 13) & BM_GPMI_STAT_DEV5_ERROR)
  1047. /* --- Register HW_GPMI_STAT, field DEV4_ERROR */
  1048. #define BP_GPMI_STAT_DEV4_ERROR 12
  1049. #define BM_GPMI_STAT_DEV4_ERROR 0x00001000
  1050. #define BF_GPMI_STAT_DEV4_ERROR(v) (((v) << 12) & BM_GPMI_STAT_DEV4_ERROR)
  1051. /* --- Register HW_GPMI_STAT, field DEV3_ERROR */
  1052. #define BP_GPMI_STAT_DEV3_ERROR 11
  1053. #define BM_GPMI_STAT_DEV3_ERROR 0x00000800
  1054. #define BF_GPMI_STAT_DEV3_ERROR(v) (((v) << 11) & BM_GPMI_STAT_DEV3_ERROR)
  1055. /* --- Register HW_GPMI_STAT, field DEV2_ERROR */
  1056. #define BP_GPMI_STAT_DEV2_ERROR 10
  1057. #define BM_GPMI_STAT_DEV2_ERROR 0x00000400
  1058. #define BF_GPMI_STAT_DEV2_ERROR(v) (((v) << 10) & BM_GPMI_STAT_DEV2_ERROR)
  1059. /* --- Register HW_GPMI_STAT, field DEV1_ERROR */
  1060. #define BP_GPMI_STAT_DEV1_ERROR 9
  1061. #define BM_GPMI_STAT_DEV1_ERROR 0x00000200
  1062. #define BF_GPMI_STAT_DEV1_ERROR(v) (((v) << 9) & BM_GPMI_STAT_DEV1_ERROR)
  1063. /* --- Register HW_GPMI_STAT, field DEV0_ERROR */
  1064. #define BP_GPMI_STAT_DEV0_ERROR 8
  1065. #define BM_GPMI_STAT_DEV0_ERROR 0x00000100
  1066. #define BF_GPMI_STAT_DEV0_ERROR(v) (((v) << 8) & BM_GPMI_STAT_DEV0_ERROR)
  1067. /* --- Register HW_GPMI_STAT, field RSVD1 */
  1068. #define BP_GPMI_STAT_RSVD1 5
  1069. #define BM_GPMI_STAT_RSVD1 0x000000E0
  1070. #define BF_GPMI_STAT_RSVD1(v) (((v) << 5) & BM_GPMI_STAT_RSVD1)
  1071. /* --- Register HW_GPMI_STAT, field ATA_IRQ */
  1072. #define BP_GPMI_STAT_ATA_IRQ 4
  1073. #define BM_GPMI_STAT_ATA_IRQ 0x00000010
  1074. #define BF_GPMI_STAT_ATA_IRQ(v) (((v) << 4) & BM_GPMI_STAT_ATA_IRQ)
  1075. /* --- Register HW_GPMI_STAT, field INVALID_BUFFER_MASK */
  1076. #define BP_GPMI_STAT_INVALID_BUFFER_MASK 3
  1077. #define BM_GPMI_STAT_INVALID_BUFFER_MASK 0x00000008
  1078. #define BF_GPMI_STAT_INVALID_BUFFER_MASK(v) (((v) << 3) & BM_GPMI_STAT_INVALID_BUFFER_MASK)
  1079. /* --- Register HW_GPMI_STAT, field FIFO_EMPTY */
  1080. #define BP_GPMI_STAT_FIFO_EMPTY 2
  1081. #define BM_GPMI_STAT_FIFO_EMPTY 0x00000004
  1082. #define BF_GPMI_STAT_FIFO_EMPTY(v) (((v) << 2) & BM_GPMI_STAT_FIFO_EMPTY)
  1083. #define BV_GPMI_STAT_FIFO_EMPTY__NOT_EMPTY 0x0
  1084. #define BV_GPMI_STAT_FIFO_EMPTY__EMPTY 0x1
  1085. /* --- Register HW_GPMI_STAT, field FIFO_FULL */
  1086. #define BP_GPMI_STAT_FIFO_FULL 1
  1087. #define BM_GPMI_STAT_FIFO_FULL 0x00000002
  1088. #define BF_GPMI_STAT_FIFO_FULL(v) (((v) << 1) & BM_GPMI_STAT_FIFO_FULL)
  1089. #define BV_GPMI_STAT_FIFO_FULL__NOT_FULL 0x0
  1090. #define BV_GPMI_STAT_FIFO_FULL__FULL 0x1
  1091. /* --- Register HW_GPMI_STAT, field PRESENT */
  1092. #define BP_GPMI_STAT_PRESENT 0
  1093. #define BM_GPMI_STAT_PRESENT 0x00000001
  1094. #define BF_GPMI_STAT_PRESENT(v) (((v) << 0) & BM_GPMI_STAT_PRESENT)
  1095. #define BV_GPMI_STAT_PRESENT__UNAVAILABLE 0x0
  1096. #define BV_GPMI_STAT_PRESENT__AVAILABLE 0x1
  1097. /*
  1098. * HW_GPMI_DEBUG - GPMI Debug Information Register
  1099. */
  1100. /*
  1101. #ifndef __LANGUAGE_ASM__
  1102. typedef union {
  1103. reg32_t U;
  1104. struct {
  1105. unsigned CMD_END:8;
  1106. unsigned DMAREQ:8;
  1107. unsigned DMA_SENSE:8;
  1108. unsigned WAIT_FOR_READY_END:8;
  1109. } B;
  1110. } hw_gpmi_debug_t;
  1111. #endif
  1112. */
  1113. /*
  1114. * constants & macros for entire HW_GPMI_DEBUG register
  1115. */
  1116. #define HW_GPMI_DEBUG_ADDR (0x001120c0)
  1117. #ifndef __LANGUAGE_ASM__
  1118. #ifndef ROCOO_TEST
  1119. #define HW_GPMI_DEBUG (*(volatile hw_gpmi_debug_t *) HW_GPMI_DEBUG_ADDR)
  1120. #define HW_GPMI_DEBUG_RD() (HW_GPMI_DEBUG.U)
  1121. #else
  1122. #define HW_GPMI_DEBUG_RD() (_rbase->mem32_read(HW_GPMI_DEBUG_ADDR))
  1123. #endif
  1124. #endif
  1125. /*
  1126. * constants & macros for individual HW_GPMI_DEBUG bitfields
  1127. */
  1128. /* --- Register HW_GPMI_DEBUG, field WAIT_FOR_READY_END */
  1129. #define BP_GPMI_DEBUG_WAIT_FOR_READY_END 24
  1130. #define BM_GPMI_DEBUG_WAIT_FOR_READY_END 0xFF000000
  1131. #ifndef __LANGUAGE_ASM__
  1132. #define BF_GPMI_DEBUG_WAIT_FOR_READY_END(v) ((((reg32_t) v) << 24) & BM_GPMI_DEBUG_WAIT_FOR_READY_END)
  1133. #else
  1134. #define BF_GPMI_DEBUG_WAIT_FOR_READY_END(v) (((v) << 24) & BM_GPMI_DEBUG_WAIT_FOR_READY_END)
  1135. #endif
  1136. /* --- Register HW_GPMI_DEBUG, field DMA_SENSE */
  1137. #define BP_GPMI_DEBUG_DMA_SENSE 16
  1138. #define BM_GPMI_DEBUG_DMA_SENSE 0x00FF0000
  1139. #define BF_GPMI_DEBUG_DMA_SENSE(v) (((v) << 16) & BM_GPMI_DEBUG_DMA_SENSE)
  1140. /* --- Register HW_GPMI_DEBUG, field DMAREQ */
  1141. #define BP_GPMI_DEBUG_DMAREQ 8
  1142. #define BM_GPMI_DEBUG_DMAREQ 0x0000FF00
  1143. #define BF_GPMI_DEBUG_DMAREQ(v) (((v) << 8) & BM_GPMI_DEBUG_DMAREQ)
  1144. /* --- Register HW_GPMI_DEBUG, field CMD_END */
  1145. #define BP_GPMI_DEBUG_CMD_END 0
  1146. #define BM_GPMI_DEBUG_CMD_END 0x000000FF
  1147. #define BF_GPMI_DEBUG_CMD_END(v) (((v) << 0) & BM_GPMI_DEBUG_CMD_END)
  1148. /*
  1149. * HW_GPMI_VERSION - GPMI Version Register
  1150. */
  1151. #ifndef __LANGUAGE_ASM__
  1152. typedef union {
  1153. reg32_t U;
  1154. struct {
  1155. unsigned STEP:16;
  1156. unsigned MINOR:8;
  1157. unsigned MAJOR:8;
  1158. } B;
  1159. } hw_gpmi_version_t;
  1160. #endif
  1161. /*
  1162. * constants & macros for entire HW_GPMI_VERSION register
  1163. */
  1164. #define HW_GPMI_VERSION_ADDR (0x001120d0)
  1165. #ifndef __LANGUAGE_ASM__
  1166. #ifndef ROCOO_TEST
  1167. #define HW_GPMI_VERSION (*(volatile hw_gpmi_version_t *) HW_GPMI_VERSION_ADDR)
  1168. #define HW_GPMI_VERSION_RD() (HW_GPMI_VERSION.U)
  1169. #else
  1170. #define HW_GPMI_VERSION_RD() (_rbase->mem32_read(HW_GPMI_VERSION_ADDR))
  1171. #endif
  1172. #endif
  1173. /*
  1174. * constants & macros for individual HW_GPMI_VERSION bitfields
  1175. */
  1176. /* --- Register HW_GPMI_VERSION, field MAJOR */
  1177. #define BP_GPMI_VERSION_MAJOR 24
  1178. #define BM_GPMI_VERSION_MAJOR 0xFF000000
  1179. #ifndef __LANGUAGE_ASM__
  1180. #define BF_GPMI_VERSION_MAJOR(v) ((((reg32_t) v) << 24) & BM_GPMI_VERSION_MAJOR)
  1181. #else
  1182. #define BF_GPMI_VERSION_MAJOR(v) (((v) << 24) & BM_GPMI_VERSION_MAJOR)
  1183. #endif
  1184. /* --- Register HW_GPMI_VERSION, field MINOR */
  1185. #define BP_GPMI_VERSION_MINOR 16
  1186. #define BM_GPMI_VERSION_MINOR 0x00FF0000
  1187. #define BF_GPMI_VERSION_MINOR(v) (((v) << 16) & BM_GPMI_VERSION_MINOR)
  1188. /* --- Register HW_GPMI_VERSION, field STEP */
  1189. #define BP_GPMI_VERSION_STEP 0
  1190. #define BM_GPMI_VERSION_STEP 0x0000FFFF
  1191. #define BF_GPMI_VERSION_STEP(v) (((v) << 0) & BM_GPMI_VERSION_STEP)
  1192. /*
  1193. * HW_GPMI_DEBUG2 - GPMI Debug2 Information Register
  1194. */
  1195. #ifndef __LANGUAGE_ASM__
  1196. typedef union {
  1197. reg32_t U;
  1198. struct {
  1199. unsigned RDN_TAP:6;
  1200. unsigned UPDATE_WINDOW:1;
  1201. unsigned VIEW_DELAYED_RDN:1;
  1202. unsigned SYND2GPMI_READY:1;
  1203. unsigned SYND2GPMI_VALID:1;
  1204. unsigned GPMI2SYND_READY:1;
  1205. unsigned GPMI2SYND_VALID:1;
  1206. unsigned SYND2GPMI_BE:4;
  1207. unsigned MAIN_STATE:4;
  1208. unsigned PIN_STATE:3;
  1209. unsigned BUSY:1;
  1210. unsigned UDMA_STATE:4;
  1211. unsigned RSVD1:4;
  1212. } B;
  1213. } hw_gpmi_debug2_t;
  1214. #endif
  1215. /*
  1216. * constants & macros for entire HW_GPMI_DEBUG2 register
  1217. */
  1218. #define HW_GPMI_DEBUG2_ADDR (0x001120e0)
  1219. #ifndef __LANGUAGE_ASM__
  1220. #ifndef ROCOO_TEST
  1221. #define HW_GPMI_DEBUG2 (*(volatile hw_gpmi_debug2_t *) HW_GPMI_DEBUG2_ADDR)
  1222. #define HW_GPMI_DEBUG2_RD() (HW_GPMI_DEBUG2.U)
  1223. #define HW_GPMI_DEBUG2_WR(v) (HW_GPMI_DEBUG2.U = (v))
  1224. #define HW_GPMI_DEBUG2_SET(v) (HW_GPMI_DEBUG2_WR(HW_GPMI_DEBUG2_RD() | (v)))
  1225. #define HW_GPMI_DEBUG2_CLR(v) (HW_GPMI_DEBUG2_WR(HW_GPMI_DEBUG2_RD() & ~(v)))
  1226. #define HW_GPMI_DEBUG2_TOG(v) (HW_GPMI_DEBUG2_WR(HW_GPMI_DEBUG2_RD() ^ (v)))
  1227. #else
  1228. #define HW_GPMI_DEBUG2_RD() (_rbase->mem32_read(HW_GPMI_DEBUG2_ADDR))
  1229. #define HW_GPMI_DEBUG2_WR(v) (_rbase->mem32_write(HW_GPMI_DEBUG2_ADDR,(v)))
  1230. #define HW_GPMI_DEBUG2_SET(v) (HW_GPMI_DEBUG2_WR(HW_GPMI_DEBUG2_RD() | (v)))
  1231. #define HW_GPMI_DEBUG2_CLR(v) (HW_GPMI_DEBUG2_WR(HW_GPMI_DEBUG2_RD() & ~(v)))
  1232. #define HW_GPMI_DEBUG2_TOG(v) (HW_GPMI_DEBUG2_WR(HW_GPMI_DEBUG2_RD() ^ (v)))
  1233. #endif
  1234. #endif
  1235. /*
  1236. * constants & macros for individual HW_GPMI_DEBUG2 bitfields
  1237. */
  1238. /* --- Register HW_GPMI_DEBUG2, field RSVD1 */
  1239. #define BP_GPMI_DEBUG2_RSVD1 28
  1240. #define BM_GPMI_DEBUG2_RSVD1 0xF0000000
  1241. #ifndef __LANGUAGE_ASM__
  1242. #define BF_GPMI_DEBUG2_RSVD1(v) ((((reg32_t) v) << 28) & BM_GPMI_DEBUG2_RSVD1)
  1243. #else
  1244. #define BF_GPMI_DEBUG2_RSVD1(v) (((v) << 28) & BM_GPMI_DEBUG2_RSVD1)
  1245. #endif
  1246. /* --- Register HW_GPMI_DEBUG2, field UDMA_STATE */
  1247. #define BP_GPMI_DEBUG2_UDMA_STATE 24
  1248. #define BM_GPMI_DEBUG2_UDMA_STATE 0x0F000000
  1249. #define BF_GPMI_DEBUG2_UDMA_STATE(v) (((v) << 24) & BM_GPMI_DEBUG2_UDMA_STATE)
  1250. /* --- Register HW_GPMI_DEBUG2, field BUSY */
  1251. #define BP_GPMI_DEBUG2_BUSY 23
  1252. #define BM_GPMI_DEBUG2_BUSY 0x00800000
  1253. #define BF_GPMI_DEBUG2_BUSY(v) (((v) << 23) & BM_GPMI_DEBUG2_BUSY)
  1254. #define BV_GPMI_DEBUG2_BUSY__DISABLED 0x0
  1255. #define BV_GPMI_DEBUG2_BUSY__ENABLED 0x1
  1256. /* --- Register HW_GPMI_DEBUG2, field PIN_STATE */
  1257. #define BP_GPMI_DEBUG2_PIN_STATE 20
  1258. #define BM_GPMI_DEBUG2_PIN_STATE 0x00700000
  1259. #define BF_GPMI_DEBUG2_PIN_STATE(v) (((v) << 20) & BM_GPMI_DEBUG2_PIN_STATE)
  1260. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_IDLE 0x0
  1261. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_BYTCNT 0x1
  1262. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_ADDR 0x2
  1263. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_STALL 0x3
  1264. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_STROBE 0x4
  1265. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_ATARDY 0x5
  1266. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_DHOLD 0x6
  1267. #define BV_GPMI_DEBUG2_PIN_STATE__PSM_DONE 0x7
  1268. /* --- Register HW_GPMI_DEBUG2, field MAIN_STATE */
  1269. #define BP_GPMI_DEBUG2_MAIN_STATE 16
  1270. #define BM_GPMI_DEBUG2_MAIN_STATE 0x000F0000
  1271. #define BF_GPMI_DEBUG2_MAIN_STATE(v) (((v) << 16) & BM_GPMI_DEBUG2_MAIN_STATE)
  1272. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_IDLE 0x0
  1273. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_BYTCNT 0x1
  1274. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_WAITFE 0x2
  1275. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_WAITFR 0x3
  1276. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_DMAREQ 0x4
  1277. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_DMAACK 0x5
  1278. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_WAITFF 0x6
  1279. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_LDFIFO 0x7
  1280. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_LDDMAR 0x8
  1281. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_RDCMP 0x9
  1282. #define BV_GPMI_DEBUG2_MAIN_STATE__MSM_DONE 0xA
  1283. /* --- Register HW_GPMI_DEBUG2, field SYND2GPMI_BE */
  1284. #define BP_GPMI_DEBUG2_SYND2GPMI_BE 12
  1285. #define BM_GPMI_DEBUG2_SYND2GPMI_BE 0x0000F000
  1286. #define BF_GPMI_DEBUG2_SYND2GPMI_BE(v) (((v) << 12) & BM_GPMI_DEBUG2_SYND2GPMI_BE)
  1287. /* --- Register HW_GPMI_DEBUG2, field GPMI2SYND_VALID */
  1288. #define BP_GPMI_DEBUG2_GPMI2SYND_VALID 11
  1289. #define BM_GPMI_DEBUG2_GPMI2SYND_VALID 0x00000800
  1290. #define BF_GPMI_DEBUG2_GPMI2SYND_VALID(v) (((v) << 11) & BM_GPMI_DEBUG2_GPMI2SYND_VALID)
  1291. /* --- Register HW_GPMI_DEBUG2, field GPMI2SYND_READY */
  1292. #define BP_GPMI_DEBUG2_GPMI2SYND_READY 10
  1293. #define BM_GPMI_DEBUG2_GPMI2SYND_READY 0x00000400
  1294. #define BF_GPMI_DEBUG2_GPMI2SYND_READY(v) (((v) << 10) & BM_GPMI_DEBUG2_GPMI2SYND_READY)
  1295. /* --- Register HW_GPMI_DEBUG2, field SYND2GPMI_VALID */
  1296. #define BP_GPMI_DEBUG2_SYND2GPMI_VALID 9
  1297. #define BM_GPMI_DEBUG2_SYND2GPMI_VALID 0x00000200
  1298. #define BF_GPMI_DEBUG2_SYND2GPMI_VALID(v) (((v) << 9) & BM_GPMI_DEBUG2_SYND2GPMI_VALID)
  1299. /* --- Register HW_GPMI_DEBUG2, field SYND2GPMI_READY */
  1300. #define BP_GPMI_DEBUG2_SYND2GPMI_READY 8
  1301. #define BM_GPMI_DEBUG2_SYND2GPMI_READY 0x00000100
  1302. #define BF_GPMI_DEBUG2_SYND2GPMI_READY(v) (((v) << 8) & BM_GPMI_DEBUG2_SYND2GPMI_READY)
  1303. /* --- Register HW_GPMI_DEBUG2, field VIEW_DELAYED_RDN */
  1304. #define BP_GPMI_DEBUG2_VIEW_DELAYED_RDN 7
  1305. #define BM_GPMI_DEBUG2_VIEW_DELAYED_RDN 0x00000080
  1306. #define BF_GPMI_DEBUG2_VIEW_DELAYED_RDN(v) (((v) << 7) & BM_GPMI_DEBUG2_VIEW_DELAYED_RDN)
  1307. #ifndef __LANGUAGE_ASM__
  1308. #define BW_GPMI_DEBUG2_VIEW_DELAYED_RDN(v) BF_CS1(GPMI_DEBUG2, VIEW_DELAYED_RDN, v)
  1309. #endif
  1310. /* --- Register HW_GPMI_DEBUG2, field UPDATE_WINDOW */
  1311. #define BP_GPMI_DEBUG2_UPDATE_WINDOW 6
  1312. #define BM_GPMI_DEBUG2_UPDATE_WINDOW 0x00000040
  1313. #define BF_GPMI_DEBUG2_UPDATE_WINDOW(v) (((v) << 6) & BM_GPMI_DEBUG2_UPDATE_WINDOW)
  1314. /* --- Register HW_GPMI_DEBUG2, field RDN_TAP */
  1315. #define BP_GPMI_DEBUG2_RDN_TAP 0
  1316. #define BM_GPMI_DEBUG2_RDN_TAP 0x0000003F
  1317. #define BF_GPMI_DEBUG2_RDN_TAP(v) (((v) << 0) & BM_GPMI_DEBUG2_RDN_TAP)
  1318. /*
  1319. * HW_GPMI_DEBUG3 - GPMI Debug3 Information Register
  1320. */
  1321. #ifndef __LANGUAGE_ASM__
  1322. typedef union {
  1323. reg32_t U;
  1324. struct {
  1325. unsigned DEV_WORD_CNTR:16;
  1326. unsigned APB_WORD_CNTR:16;
  1327. } B;
  1328. } hw_gpmi_debug3_t;
  1329. #endif
  1330. /*
  1331. * constants & macros for entire HW_GPMI_DEBUG3 register
  1332. */
  1333. #define HW_GPMI_DEBUG3_ADDR (0x001120f0)
  1334. #ifndef __LANGUAGE_ASM__
  1335. #ifndef ROCOO_TEST
  1336. #define HW_GPMI_DEBUG3 (*(volatile hw_gpmi_debug3_t *) HW_GPMI_DEBUG3_ADDR)
  1337. #define HW_GPMI_DEBUG3_RD() (HW_GPMI_DEBUG3.U)
  1338. #else
  1339. #define HW_GPMI_DEBUG3_RD() (_rbase->mem32_read(HW_GPMI_DEBUG3_ADDR))
  1340. #endif
  1341. #endif
  1342. /*
  1343. * constants & macros for individual HW_GPMI_DEBUG3 bitfields
  1344. */
  1345. /* --- Register HW_GPMI_DEBUG3, field APB_WORD_CNTR */
  1346. #define BP_GPMI_DEBUG3_APB_WORD_CNTR 16
  1347. #define BM_GPMI_DEBUG3_APB_WORD_CNTR 0xFFFF0000
  1348. #ifndef __LANGUAGE_ASM__
  1349. #define BF_GPMI_DEBUG3_APB_WORD_CNTR(v) ((((reg32_t) v) << 16) & BM_GPMI_DEBUG3_APB_WORD_CNTR)
  1350. #else
  1351. #define BF_GPMI_DEBUG3_APB_WORD_CNTR(v) (((v) << 16) & BM_GPMI_DEBUG3_APB_WORD_CNTR)
  1352. #endif
  1353. /* --- Register HW_GPMI_DEBUG3, field DEV_WORD_CNTR */
  1354. #define BP_GPMI_DEBUG3_DEV_WORD_CNTR 0
  1355. #define BM_GPMI_DEBUG3_DEV_WORD_CNTR 0x0000FFFF
  1356. #define BF_GPMI_DEBUG3_DEV_WORD_CNTR(v) (((v) << 0) & BM_GPMI_DEBUG3_DEV_WORD_CNTR)
  1357. /*
  1358. * HW_GPMI_READ_DDR_DLL_CTRL - GPMI Double Rate Read DLL Control Register
  1359. */
  1360. /*
  1361. #ifndef __LANGUAGE_ASM__
  1362. typedef union {
  1363. reg32_t U;
  1364. struct {
  1365. unsigned ENABLE:1;
  1366. unsigned RESET:1;
  1367. unsigned SLV_FORCE_UPD:1;
  1368. unsigned SLV_DLY_TARGET:4;
  1369. unsigned GATE_UPDATE:1;
  1370. unsigned REFCLK_ON:1;
  1371. unsigned SLV_OVERRIDE:1;
  1372. unsigned SLV_OVERRIDE_VAL:8;
  1373. unsigned RSVD1:2;
  1374. unsigned SLV_UPDATE_INT:8;
  1375. unsigned REF_UPDATE_INT:4;
  1376. } B;
  1377. } hw_gpmi_read_ddr_dll_ctrl_t;
  1378. #endif
  1379. */
  1380. /*
  1381. * constants & macros for entire HW_GPMI_READ_DDR_DLL_CTRL register
  1382. */
  1383. #define HW_GPMI_READ_DDR_DLL_CTRL_ADDR (0x00112100)
  1384. #ifndef __LANGUAGE_ASM__
  1385. #ifndef ROCOO_TEST
  1386. #define HW_GPMI_READ_DDR_DLL_CTRL (*(volatile hw_gpmi_read_ddr_dll_ctrl_t *) HW_GPMI_READ_DDR_DLL_CTRL_ADDR)
  1387. #define HW_GPMI_READ_DDR_DLL_CTRL_RD() (HW_GPMI_READ_DDR_DLL_CTRL.U)
  1388. #define HW_GPMI_READ_DDR_DLL_CTRL_WR(v) (HW_GPMI_READ_DDR_DLL_CTRL.U = (v))
  1389. #define HW_GPMI_READ_DDR_DLL_CTRL_SET(v) (HW_GPMI_READ_DDR_DLL_CTRL_WR(HW_GPMI_READ_DDR_DLL_CTRL_RD() | (v)))
  1390. #define HW_GPMI_READ_DDR_DLL_CTRL_CLR(v) (HW_GPMI_READ_DDR_DLL_CTRL_WR(HW_GPMI_READ_DDR_DLL_CTRL_RD() & ~(v)))
  1391. #define HW_GPMI_READ_DDR_DLL_CTRL_TOG(v) (HW_GPMI_READ_DDR_DLL_CTRL_WR(HW_GPMI_READ_DDR_DLL_CTRL_RD() ^ (v)))
  1392. #else
  1393. #define HW_GPMI_READ_DDR_DLL_CTRL_RD() (_rbase->mem32_read(HW_GPMI_READ_DDR_DLL_CTRL_ADDR))
  1394. #define HW_GPMI_READ_DDR_DLL_CTRL_WR(v) (_rbase->mem32_write(HW_GPMI_READ_DDR_DLL_CTRL_ADDR,(v)))
  1395. #define HW_GPMI_READ_DDR_DLL_CTRL_SET(v) (HW_GPMI_READ_DDR_DLL_CTRL_WR(HW_GPMI_READ_DDR_DLL_CTRL_RD() | (v)))
  1396. #define HW_GPMI_READ_DDR_DLL_CTRL_CLR(v) (HW_GPMI_READ_DDR_DLL_CTRL_WR(HW_GPMI_READ_DDR_DLL_CTRL_RD() & ~(v)))
  1397. #define HW_GPMI_READ_DDR_DLL_CTRL_TOG(v) (HW_GPMI_READ_DDR_DLL_CTRL_WR(HW_GPMI_READ_DDR_DLL_CTRL_RD() ^ (v)))
  1398. #endif
  1399. #endif
  1400. /*
  1401. * constants & macros for individual HW_GPMI_READ_DDR_DLL_CTRL bitfields
  1402. */
  1403. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field REF_UPDATE_INT */
  1404. #define BP_GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT 28
  1405. #define BM_GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT 0xF0000000
  1406. #ifndef __LANGUAGE_ASM__
  1407. #define BF_GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT(v) ((((reg32_t) v) << 28) & BM_GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT)
  1408. #else
  1409. #define BF_GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT(v) (((v) << 28) & BM_GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT)
  1410. #endif
  1411. #ifndef __LANGUAGE_ASM__
  1412. #define BW_GPMI_READ_DDR_DLL_CTRL_REF_UPDATE_INT(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, REF_UPDATE_INT, v)
  1413. #endif
  1414. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field SLV_UPDATE_INT */
  1415. #define BP_GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT 20
  1416. #define BM_GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT 0x0FF00000
  1417. #define BF_GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT(v) (((v) << 20) & BM_GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT)
  1418. #ifndef __LANGUAGE_ASM__
  1419. #define BW_GPMI_READ_DDR_DLL_CTRL_SLV_UPDATE_INT(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, SLV_UPDATE_INT, v)
  1420. #endif
  1421. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field RSVD1 */
  1422. #define BP_GPMI_READ_DDR_DLL_CTRL_RSVD1 18
  1423. #define BM_GPMI_READ_DDR_DLL_CTRL_RSVD1 0x000C0000
  1424. #define BF_GPMI_READ_DDR_DLL_CTRL_RSVD1(v) (((v) << 18) & BM_GPMI_READ_DDR_DLL_CTRL_RSVD1)
  1425. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field SLV_OVERRIDE_VAL */
  1426. #define BP_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL 10
  1427. #define BM_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL 0x0003FC00
  1428. #define BF_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL(v) (((v) << 10) & BM_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL)
  1429. #ifndef __LANGUAGE_ASM__
  1430. #define BW_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE_VAL(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, SLV_OVERRIDE_VAL, v)
  1431. #endif
  1432. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field SLV_OVERRIDE */
  1433. #define BP_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE 9
  1434. #define BM_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE 0x00000200
  1435. #define BF_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE(v) (((v) << 9) & BM_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE)
  1436. #ifndef __LANGUAGE_ASM__
  1437. #define BW_GPMI_READ_DDR_DLL_CTRL_SLV_OVERRIDE(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, SLV_OVERRIDE, v)
  1438. #endif
  1439. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field REFCLK_ON */
  1440. #define BP_GPMI_READ_DDR_DLL_CTRL_REFCLK_ON 8
  1441. #define BM_GPMI_READ_DDR_DLL_CTRL_REFCLK_ON 0x00000100
  1442. #define BF_GPMI_READ_DDR_DLL_CTRL_REFCLK_ON(v) (((v) << 8) & BM_GPMI_READ_DDR_DLL_CTRL_REFCLK_ON)
  1443. #ifndef __LANGUAGE_ASM__
  1444. #define BW_GPMI_READ_DDR_DLL_CTRL_REFCLK_ON(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, REFCLK_ON, v)
  1445. #endif
  1446. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field GATE_UPDATE */
  1447. #define BP_GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE 7
  1448. #define BM_GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE 0x00000080
  1449. #define BF_GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE(v) (((v) << 7) & BM_GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE)
  1450. #ifndef __LANGUAGE_ASM__
  1451. #define BW_GPMI_READ_DDR_DLL_CTRL_GATE_UPDATE(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, GATE_UPDATE, v)
  1452. #endif
  1453. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field SLV_DLY_TARGET */
  1454. #define BP_GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET 3
  1455. #define BM_GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET 0x00000078
  1456. #define BF_GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET(v) (((v) << 3) & BM_GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET)
  1457. #ifndef __LANGUAGE_ASM__
  1458. #define BW_GPMI_READ_DDR_DLL_CTRL_SLV_DLY_TARGET(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, SLV_DLY_TARGET, v)
  1459. #endif
  1460. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field SLV_FORCE_UPD */
  1461. #define BP_GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD 2
  1462. #define BM_GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD 0x00000004
  1463. #define BF_GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD(v) (((v) << 2) & BM_GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD)
  1464. #ifndef __LANGUAGE_ASM__
  1465. #define BW_GPMI_READ_DDR_DLL_CTRL_SLV_FORCE_UPD(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, SLV_FORCE_UPD, v)
  1466. #endif
  1467. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field RESET */
  1468. #define BP_GPMI_READ_DDR_DLL_CTRL_RESET 1
  1469. #define BM_GPMI_READ_DDR_DLL_CTRL_RESET 0x00000002
  1470. #define BF_GPMI_READ_DDR_DLL_CTRL_RESET(v) (((v) << 1) & BM_GPMI_READ_DDR_DLL_CTRL_RESET)
  1471. #ifndef __LANGUAGE_ASM__
  1472. #define BW_GPMI_READ_DDR_DLL_CTRL_RESET(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, RESET, v)
  1473. #endif
  1474. /* --- Register HW_GPMI_READ_DDR_DLL_CTRL, field ENABLE */
  1475. #define BP_GPMI_READ_DDR_DLL_CTRL_ENABLE 0
  1476. #define BM_GPMI_READ_DDR_DLL_CTRL_ENABLE 0x00000001
  1477. #define BF_GPMI_READ_DDR_DLL_CTRL_ENABLE(v) (((v) << 0) & BM_GPMI_READ_DDR_DLL_CTRL_ENABLE)
  1478. #ifndef __LANGUAGE_ASM__
  1479. #define BW_GPMI_READ_DDR_DLL_CTRL_ENABLE(v) BF_CS1(GPMI_READ_DDR_DLL_CTRL, ENABLE, v)
  1480. #endif
  1481. /*
  1482. * HW_GPMI_WRITE_DDR_DLL_CTRL - GPMI Double Rate Write DLL Control Register
  1483. */
  1484. /*
  1485. #ifndef __LANGUAGE_ASM__
  1486. typedef union {
  1487. reg32_t U;
  1488. struct {
  1489. unsigned ENABLE:1;
  1490. unsigned RESET:1;
  1491. unsigned SLV_FORCE_UPD:1;
  1492. unsigned SLV_DLY_TARGET:4;
  1493. unsigned GATE_UPDATE:1;
  1494. unsigned REFCLK_ON:1;
  1495. unsigned SLV_OVERRIDE:1;
  1496. unsigned SLV_OVERRIDE_VAL:8;
  1497. unsigned RSVD1:2;
  1498. unsigned SLV_UPDATE_INT:8;
  1499. unsigned REF_UPDATE_INT:4;
  1500. } B;
  1501. } hw_gpmi_write_ddr_dll_ctrl_t;
  1502. #endif
  1503. */
  1504. /*
  1505. * constants & macros for entire HW_GPMI_WRITE_DDR_DLL_CTRL register
  1506. */
  1507. #define HW_GPMI_WRITE_DDR_DLL_CTRL_ADDR (0x00112110)
  1508. #ifndef __LANGUAGE_ASM__
  1509. #ifndef ROCOO_TEST
  1510. #define HW_GPMI_WRITE_DDR_DLL_CTRL (*(volatile hw_gpmi_write_ddr_dll_ctrl_t *) HW_GPMI_WRITE_DDR_DLL_CTRL_ADDR)
  1511. #define HW_GPMI_WRITE_DDR_DLL_CTRL_RD() (HW_GPMI_WRITE_DDR_DLL_CTRL.U)
  1512. #define HW_GPMI_WRITE_DDR_DLL_CTRL_WR(v) (HW_GPMI_WRITE_DDR_DLL_CTRL.U = (v))
  1513. #define HW_GPMI_WRITE_DDR_DLL_CTRL_SET(v) (HW_GPMI_WRITE_DDR_DLL_CTRL_WR(HW_GPMI_WRITE_DDR_DLL_CTRL_RD() | (v)))
  1514. #define HW_GPMI_WRITE_DDR_DLL_CTRL_CLR(v) (HW_GPMI_WRITE_DDR_DLL_CTRL_WR(HW_GPMI_WRITE_DDR_DLL_CTRL_RD() & ~(v)))
  1515. #define HW_GPMI_WRITE_DDR_DLL_CTRL_TOG(v) (HW_GPMI_WRITE_DDR_DLL_CTRL_WR(HW_GPMI_WRITE_DDR_DLL_CTRL_RD() ^ (v)))
  1516. #else
  1517. #define HW_GPMI_WRITE_DDR_DLL_CTRL_RD() (_rbase->mem32_read(HW_GPMI_WRITE_DDR_DLL_CTRL_ADDR))
  1518. #define HW_GPMI_WRITE_DDR_DLL_CTRL_WR(v) (_rbase->mem32_write(HW_GPMI_WRITE_DDR_DLL_CTRL_ADDR,(v)))
  1519. #define HW_GPMI_WRITE_DDR_DLL_CTRL_SET(v) (HW_GPMI_WRITE_DDR_DLL_CTRL_WR(HW_GPMI_WRITE_DDR_DLL_CTRL_RD() | (v)))
  1520. #define HW_GPMI_WRITE_DDR_DLL_CTRL_CLR(v) (HW_GPMI_WRITE_DDR_DLL_CTRL_WR(HW_GPMI_WRITE_DDR_DLL_CTRL_RD() & ~(v)))
  1521. #define HW_GPMI_WRITE_DDR_DLL_CTRL_TOG(v) (HW_GPMI_WRITE_DDR_DLL_CTRL_WR(HW_GPMI_WRITE_DDR_DLL_CTRL_RD() ^ (v)))
  1522. #endif
  1523. #endif
  1524. /*
  1525. * constants & macros for individual HW_GPMI_WRITE_DDR_DLL_CTRL bitfields
  1526. */
  1527. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field REF_UPDATE_INT */
  1528. #define BP_GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT 28
  1529. #define BM_GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT 0xF0000000
  1530. #ifndef __LANGUAGE_ASM__
  1531. #define BF_GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT(v) ((((reg32_t) v) << 28) & BM_GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT)
  1532. #else
  1533. #define BF_GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT(v) (((v) << 28) & BM_GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT)
  1534. #endif
  1535. #ifndef __LANGUAGE_ASM__
  1536. #define BW_GPMI_WRITE_DDR_DLL_CTRL_REF_UPDATE_INT(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, REF_UPDATE_INT, v)
  1537. #endif
  1538. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field SLV_UPDATE_INT */
  1539. #define BP_GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT 20
  1540. #define BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT 0x0FF00000
  1541. #define BF_GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT(v) (((v) << 20) & BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT)
  1542. #ifndef __LANGUAGE_ASM__
  1543. #define BW_GPMI_WRITE_DDR_DLL_CTRL_SLV_UPDATE_INT(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, SLV_UPDATE_INT, v)
  1544. #endif
  1545. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field RSVD1 */
  1546. #define BP_GPMI_WRITE_DDR_DLL_CTRL_RSVD1 18
  1547. #define BM_GPMI_WRITE_DDR_DLL_CTRL_RSVD1 0x000C0000
  1548. #define BF_GPMI_WRITE_DDR_DLL_CTRL_RSVD1(v) (((v) << 18) & BM_GPMI_WRITE_DDR_DLL_CTRL_RSVD1)
  1549. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field SLV_OVERRIDE_VAL */
  1550. #define BP_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL 10
  1551. #define BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL 0x0003FC00
  1552. #define BF_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL(v) (((v) << 10) & BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL)
  1553. #ifndef __LANGUAGE_ASM__
  1554. #define BW_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE_VAL(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, SLV_OVERRIDE_VAL, v)
  1555. #endif
  1556. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field SLV_OVERRIDE */
  1557. #define BP_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE 9
  1558. #define BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE 0x00000200
  1559. #define BF_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE(v) (((v) << 9) & BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE)
  1560. #ifndef __LANGUAGE_ASM__
  1561. #define BW_GPMI_WRITE_DDR_DLL_CTRL_SLV_OVERRIDE(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, SLV_OVERRIDE, v)
  1562. #endif
  1563. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field REFCLK_ON */
  1564. #define BP_GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON 8
  1565. #define BM_GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON 0x00000100
  1566. #define BF_GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON(v) (((v) << 8) & BM_GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON)
  1567. #ifndef __LANGUAGE_ASM__
  1568. #define BW_GPMI_WRITE_DDR_DLL_CTRL_REFCLK_ON(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, REFCLK_ON, v)
  1569. #endif
  1570. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field GATE_UPDATE */
  1571. #define BP_GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE 7
  1572. #define BM_GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE 0x00000080
  1573. #define BF_GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE(v) (((v) << 7) & BM_GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE)
  1574. #ifndef __LANGUAGE_ASM__
  1575. #define BW_GPMI_WRITE_DDR_DLL_CTRL_GATE_UPDATE(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, GATE_UPDATE, v)
  1576. #endif
  1577. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field SLV_DLY_TARGET */
  1578. #define BP_GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET 3
  1579. #define BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET 0x00000078
  1580. #define BF_GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET(v) (((v) << 3) & BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET)
  1581. #ifndef __LANGUAGE_ASM__
  1582. #define BW_GPMI_WRITE_DDR_DLL_CTRL_SLV_DLY_TARGET(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, SLV_DLY_TARGET, v)
  1583. #endif
  1584. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field SLV_FORCE_UPD */
  1585. #define BP_GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD 2
  1586. #define BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD 0x00000004
  1587. #define BF_GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD(v) (((v) << 2) & BM_GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD)
  1588. #ifndef __LANGUAGE_ASM__
  1589. #define BW_GPMI_WRITE_DDR_DLL_CTRL_SLV_FORCE_UPD(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, SLV_FORCE_UPD, v)
  1590. #endif
  1591. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field RESET */
  1592. #define BP_GPMI_WRITE_DDR_DLL_CTRL_RESET 1
  1593. #define BM_GPMI_WRITE_DDR_DLL_CTRL_RESET 0x00000002
  1594. #define BF_GPMI_WRITE_DDR_DLL_CTRL_RESET(v) (((v) << 1) & BM_GPMI_WRITE_DDR_DLL_CTRL_RESET)
  1595. #ifndef __LANGUAGE_ASM__
  1596. #define BW_GPMI_WRITE_DDR_DLL_CTRL_RESET(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, RESET, v)
  1597. #endif
  1598. /* --- Register HW_GPMI_WRITE_DDR_DLL_CTRL, field ENABLE */
  1599. #define BP_GPMI_WRITE_DDR_DLL_CTRL_ENABLE 0
  1600. #define BM_GPMI_WRITE_DDR_DLL_CTRL_ENABLE 0x00000001
  1601. #define BF_GPMI_WRITE_DDR_DLL_CTRL_ENABLE(v) (((v) << 0) & BM_GPMI_WRITE_DDR_DLL_CTRL_ENABLE)
  1602. #ifndef __LANGUAGE_ASM__
  1603. #define BW_GPMI_WRITE_DDR_DLL_CTRL_ENABLE(v) BF_CS1(GPMI_WRITE_DDR_DLL_CTRL, ENABLE, v)
  1604. #endif
  1605. /*
  1606. * HW_GPMI_READ_DDR_DLL_STS - GPMI Double Rate Read DLL Status Register
  1607. */
  1608. #ifndef __LANGUAGE_ASM__
  1609. typedef union {
  1610. reg32_t U;
  1611. struct {
  1612. unsigned SLV_LOCK:1;
  1613. unsigned SLV_SEL:8;
  1614. unsigned RSVD0:7;
  1615. unsigned REF_LOCK:1;
  1616. unsigned REF_SEL:8;
  1617. unsigned RSVD1:7;
  1618. } B;
  1619. } hw_gpmi_read_ddr_dll_sts_t;
  1620. #endif
  1621. /*
  1622. * constants & macros for entire HW_GPMI_READ_DDR_DLL_STS register
  1623. */
  1624. #define HW_GPMI_READ_DDR_DLL_STS_ADDR (0x00112120)
  1625. #ifndef __LANGUAGE_ASM__
  1626. #ifndef ROCOO_TEST
  1627. #define HW_GPMI_READ_DDR_DLL_STS (*(volatile hw_gpmi_read_ddr_dll_sts_t *) HW_GPMI_READ_DDR_DLL_STS_ADDR)
  1628. #define HW_GPMI_READ_DDR_DLL_STS_RD() (HW_GPMI_READ_DDR_DLL_STS.U)
  1629. #else
  1630. #define HW_GPMI_READ_DDR_DLL_STS_RD() (_rbase->mem32_read(HW_GPMI_READ_DDR_DLL_STS_ADDR))
  1631. #endif
  1632. #endif
  1633. /*
  1634. * constants & macros for individual HW_GPMI_READ_DDR_DLL_STS bitfields
  1635. */
  1636. /* --- Register HW_GPMI_READ_DDR_DLL_STS, field RSVD1 */
  1637. #define BP_GPMI_READ_DDR_DLL_STS_RSVD1 25
  1638. #define BM_GPMI_READ_DDR_DLL_STS_RSVD1 0xFE000000
  1639. #ifndef __LANGUAGE_ASM__
  1640. #define BF_GPMI_READ_DDR_DLL_STS_RSVD1(v) ((((reg32_t) v) << 25) & BM_GPMI_READ_DDR_DLL_STS_RSVD1)
  1641. #else
  1642. #define BF_GPMI_READ_DDR_DLL_STS_RSVD1(v) (((v) << 25) & BM_GPMI_READ_DDR_DLL_STS_RSVD1)
  1643. #endif
  1644. /* --- Register HW_GPMI_READ_DDR_DLL_STS, field REF_SEL */
  1645. #define BP_GPMI_READ_DDR_DLL_STS_REF_SEL 17
  1646. #define BM_GPMI_READ_DDR_DLL_STS_REF_SEL 0x01FE0000
  1647. #define BF_GPMI_READ_DDR_DLL_STS_REF_SEL(v) (((v) << 17) & BM_GPMI_READ_DDR_DLL_STS_REF_SEL)
  1648. /* --- Register HW_GPMI_READ_DDR_DLL_STS, field REF_LOCK */
  1649. #define BP_GPMI_READ_DDR_DLL_STS_REF_LOCK 16
  1650. #define BM_GPMI_READ_DDR_DLL_STS_REF_LOCK 0x00010000
  1651. #define BF_GPMI_READ_DDR_DLL_STS_REF_LOCK(v) (((v) << 16) & BM_GPMI_READ_DDR_DLL_STS_REF_LOCK)
  1652. /* --- Register HW_GPMI_READ_DDR_DLL_STS, field RSVD0 */
  1653. #define BP_GPMI_READ_DDR_DLL_STS_RSVD0 9
  1654. #define BM_GPMI_READ_DDR_DLL_STS_RSVD0 0x0000FE00
  1655. #define BF_GPMI_READ_DDR_DLL_STS_RSVD0(v) (((v) << 9) & BM_GPMI_READ_DDR_DLL_STS_RSVD0)
  1656. /* --- Register HW_GPMI_READ_DDR_DLL_STS, field SLV_SEL */
  1657. #define BP_GPMI_READ_DDR_DLL_STS_SLV_SEL 1
  1658. #define BM_GPMI_READ_DDR_DLL_STS_SLV_SEL 0x000001FE
  1659. #define BF_GPMI_READ_DDR_DLL_STS_SLV_SEL(v) (((v) << 1) & BM_GPMI_READ_DDR_DLL_STS_SLV_SEL)
  1660. /* --- Register HW_GPMI_READ_DDR_DLL_STS, field SLV_LOCK */
  1661. #define BP_GPMI_READ_DDR_DLL_STS_SLV_LOCK 0
  1662. #define BM_GPMI_READ_DDR_DLL_STS_SLV_LOCK 0x00000001
  1663. #define BF_GPMI_READ_DDR_DLL_STS_SLV_LOCK(v) (((v) << 0) & BM_GPMI_READ_DDR_DLL_STS_SLV_LOCK)
  1664. /*
  1665. * HW_GPMI_WRITE_DDR_DLL_STS - GPMI Double Rate Write DLL Status Register
  1666. */
  1667. #ifndef __LANGUAGE_ASM__
  1668. typedef union {
  1669. reg32_t U;
  1670. struct {
  1671. unsigned SLV_LOCK:1;
  1672. unsigned SLV_SEL:8;
  1673. unsigned RSVD0:7;
  1674. unsigned REF_LOCK:1;
  1675. unsigned REF_SEL:8;
  1676. unsigned RSVD1:7;
  1677. } B;
  1678. } hw_gpmi_write_ddr_dll_sts_t;
  1679. #endif
  1680. /*
  1681. * constants & macros for entire HW_GPMI_WRITE_DDR_DLL_STS register
  1682. */
  1683. #define HW_GPMI_WRITE_DDR_DLL_STS_ADDR (0x00112130)
  1684. #ifndef __LANGUAGE_ASM__
  1685. #ifndef ROCOO_TEST
  1686. #define HW_GPMI_WRITE_DDR_DLL_STS (*(volatile hw_gpmi_write_ddr_dll_sts_t *) HW_GPMI_WRITE_DDR_DLL_STS_ADDR)
  1687. #define HW_GPMI_WRITE_DDR_DLL_STS_RD() (HW_GPMI_WRITE_DDR_DLL_STS.U)
  1688. #else
  1689. #define HW_GPMI_WRITE_DDR_DLL_STS_RD() (_rbase->mem32_read(HW_GPMI_WRITE_DDR_DLL_STS_ADDR))
  1690. #endif
  1691. #endif
  1692. /*
  1693. * constants & macros for individual HW_GPMI_WRITE_DDR_DLL_STS bitfields
  1694. */
  1695. /* --- Register HW_GPMI_WRITE_DDR_DLL_STS, field RSVD1 */
  1696. #define BP_GPMI_WRITE_DDR_DLL_STS_RSVD1 25
  1697. #define BM_GPMI_WRITE_DDR_DLL_STS_RSVD1 0xFE000000
  1698. #ifndef __LANGUAGE_ASM__
  1699. #define BF_GPMI_WRITE_DDR_DLL_STS_RSVD1(v) ((((reg32_t) v) << 25) & BM_GPMI_WRITE_DDR_DLL_STS_RSVD1)
  1700. #else
  1701. #define BF_GPMI_WRITE_DDR_DLL_STS_RSVD1(v) (((v) << 25) & BM_GPMI_WRITE_DDR_DLL_STS_RSVD1)
  1702. #endif
  1703. /* --- Register HW_GPMI_WRITE_DDR_DLL_STS, field REF_SEL */
  1704. #define BP_GPMI_WRITE_DDR_DLL_STS_REF_SEL 17
  1705. #define BM_GPMI_WRITE_DDR_DLL_STS_REF_SEL 0x01FE0000
  1706. #define BF_GPMI_WRITE_DDR_DLL_STS_REF_SEL(v) (((v) << 17) & BM_GPMI_WRITE_DDR_DLL_STS_REF_SEL)
  1707. /* --- Register HW_GPMI_WRITE_DDR_DLL_STS, field REF_LOCK */
  1708. #define BP_GPMI_WRITE_DDR_DLL_STS_REF_LOCK 16
  1709. #define BM_GPMI_WRITE_DDR_DLL_STS_REF_LOCK 0x00010000
  1710. #define BF_GPMI_WRITE_DDR_DLL_STS_REF_LOCK(v) (((v) << 16) & BM_GPMI_WRITE_DDR_DLL_STS_REF_LOCK)
  1711. /* --- Register HW_GPMI_WRITE_DDR_DLL_STS, field RSVD0 */
  1712. #define BP_GPMI_WRITE_DDR_DLL_STS_RSVD0 9
  1713. #define BM_GPMI_WRITE_DDR_DLL_STS_RSVD0 0x0000FE00
  1714. #define BF_GPMI_WRITE_DDR_DLL_STS_RSVD0(v) (((v) << 9) & BM_GPMI_WRITE_DDR_DLL_STS_RSVD0)
  1715. /* --- Register HW_GPMI_WRITE_DDR_DLL_STS, field SLV_SEL */
  1716. #define BP_GPMI_WRITE_DDR_DLL_STS_SLV_SEL 1
  1717. #define BM_GPMI_WRITE_DDR_DLL_STS_SLV_SEL 0x000001FE
  1718. #define BF_GPMI_WRITE_DDR_DLL_STS_SLV_SEL(v) (((v) << 1) & BM_GPMI_WRITE_DDR_DLL_STS_SLV_SEL)
  1719. /* --- Register HW_GPMI_WRITE_DDR_DLL_STS, field SLV_LOCK */
  1720. #define BP_GPMI_WRITE_DDR_DLL_STS_SLV_LOCK 0
  1721. #define BM_GPMI_WRITE_DDR_DLL_STS_SLV_LOCK 0x00000001
  1722. #define BF_GPMI_WRITE_DDR_DLL_STS_SLV_LOCK(v) (((v) << 0) & BM_GPMI_WRITE_DDR_DLL_STS_SLV_LOCK)
  1723. #endif /* _GPMI_H */
  1724. ////////////////////////////////////////////////////////////////////////////////