link.sct 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. #! armcc -E
  2. /*
  3. ** ###################################################################
  4. ** Processors: MIMXRT1064DVL6A
  5. **
  6. ** Compiler: Keil ARM C/C++ Compiler
  7. ** Reference manual: IMXRT1064RM Rev.C, 08/2017
  8. ** Version: rev. 0.1, 2019-05-29
  9. ** Build: b190529
  10. **
  11. ** Abstract:
  12. ** Linker file for the Keil ARM C/C++ Compiler
  13. **
  14. ** Copyright 2016 Freescale Semiconductor, Inc.
  15. ** Copyright 2016-2017 NXP
  16. ** Redistribution and use in source and binary forms, with or without modification,
  17. ** are permitted provided that the following conditions are met:
  18. **
  19. ** 1. Redistributions of source code must retain the above copyright notice, this list
  20. ** of conditions and the following disclaimer.
  21. **
  22. ** 2. Redistributions in binary form must reproduce the above copyright notice, this
  23. ** list of conditions and the following disclaimer in the documentation and/or
  24. ** other materials provided with the distribution.
  25. **
  26. ** 3. Neither the name of the copyright holder nor the names of its
  27. ** contributors may be used to endorse or promote products derived from this
  28. ** software without specific prior written permission.
  29. **
  30. ** THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  31. ** ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  32. ** WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  33. ** DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  34. ** ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  35. ** (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  36. ** LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  37. ** ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  38. ** (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  39. ** SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. **
  41. ** http: www.nxp.com
  42. ** mail: support@nxp.com
  43. **
  44. ** ###################################################################
  45. */
  46. #define m_flash_config_start 0x70000000
  47. #define m_flash_config_size 0x00001000
  48. #define m_ivt_start 0x70001000
  49. #define m_ivt_size 0x00001000
  50. #define m_interrupts_start 0x70002000
  51. #define m_interrupts_size 0x00000400
  52. #define m_text_start 0x70002400
  53. #define m_text_size 0x003FDC00
  54. #define m_data_start 0x20000000 ; DTCM 128KB
  55. #define m_data_size 0x00020000
  56. #define m_data2_start 0x20200000 ; OCRAM2 768KB
  57. #define m_data2_size 0x000C0000
  58. #define m_data3_start 0x00000000 ; ITCM 128KB
  59. #define m_data3_size 0x00020000
  60. #define m_ncache_start 0x81E00000
  61. #define m_ncache_size 0x00200000
  62. /* Sizes */
  63. #if (defined(__stack_size__))
  64. #define Stack_Size __stack_size__
  65. #else
  66. #define Stack_Size 0x0400
  67. #endif
  68. #if (defined(__heap_size__))
  69. #define Heap_Size __heap_size__
  70. #else
  71. #define Heap_Size 0x0400
  72. #endif
  73. #include "../../rtconfig.h"
  74. #if (defined(BSP_USING_4MFLASH))
  75. LR_m_rom_config m_flash_config_start m_flash_config_size ; load region size_region
  76. {
  77. RW_m_config_text m_flash_config_start m_flash_config_size ; load address = execution address
  78. {
  79. * (.boot_hdr.conf, +FIRST)
  80. }
  81. }
  82. LR_m_rom_ivt m_ivt_start m_ivt_size ; load region size_region
  83. {
  84. RW_m_ivt_text m_ivt_start m_ivt_size ; load address = execution address
  85. {
  86. * (.boot_hdr.ivt, +FIRST)
  87. * (.boot_hdr.boot_data)
  88. * (.boot_hdr.dcd_data)
  89. }
  90. }
  91. #endif
  92. #define RTT_HEAP_SIZE (m_data_size-ImageLength(RW_m_data)-ImageLength(ARM_LIB_HEAP)-ImageLength(ARM_LIB_STACK))
  93. ; load region size_region
  94. LR_IROM1 m_text_start m_text_size
  95. {
  96. ER_IROM1 m_text_start m_text_size ; load address = execution address
  97. {
  98. * (RESET,+FIRST)
  99. * (InRoot$$Sections)
  100. .ANY (+RO)
  101. }
  102. RW_m_data m_data_start m_data_size-Stack_Size-Heap_Size ; RW data
  103. {
  104. .ANY (+RW +ZI)
  105. }
  106. ARM_LIB_HEAP +0 EMPTY Heap_Size{} ; Heap region growing up
  107. ARM_LIB_STACK +0 EMPTY Stack_Size{} ; Stack region growing down
  108. RTT_HEAP +0 EMPTY RTT_HEAP_SIZE{}
  109. ; ncache RW data
  110. RW_m_ncache m_ncache_start m_ncache_size
  111. {
  112. * (NonCacheable.init)
  113. * (NonCacheable)
  114. }
  115. ; ITCM 0x400 0xFBFF {
  116. ; ;drv_flexspi_hyper.o(+RO)
  117. ; ;fsl_flexspi.o(+RO)
  118. ; * (*CLOCK_DisableClock)
  119. ; * (*CLOCK_ControlGate)
  120. ; * (*CLOCK_EnableClock)
  121. ; * (*CLOCK_SetDiv)
  122. ; * (itcm)
  123. ; }
  124. }