usb_fsdev_reg.h 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685
  1. #ifndef __USB_FSDEV_REG_H__
  2. #define __USB_FSDEV_REG_H__
  3. #define __IO volatile /*!< Defines 'read / write' permissions */
  4. /**
  5. * @brief Universal Serial Bus Full Speed Device
  6. */
  7. typedef struct
  8. {
  9. __IO uint16_t EP0R; /*!< USB Endpoint 0 register, Address offset: 0x00 */
  10. __IO uint16_t RESERVED0; /*!< Reserved */
  11. __IO uint16_t EP1R; /*!< USB Endpoint 1 register, Address offset: 0x04 */
  12. __IO uint16_t RESERVED1; /*!< Reserved */
  13. __IO uint16_t EP2R; /*!< USB Endpoint 2 register, Address offset: 0x08 */
  14. __IO uint16_t RESERVED2; /*!< Reserved */
  15. __IO uint16_t EP3R; /*!< USB Endpoint 3 register, Address offset: 0x0C */
  16. __IO uint16_t RESERVED3; /*!< Reserved */
  17. __IO uint16_t EP4R; /*!< USB Endpoint 4 register, Address offset: 0x10 */
  18. __IO uint16_t RESERVED4; /*!< Reserved */
  19. __IO uint16_t EP5R; /*!< USB Endpoint 5 register, Address offset: 0x14 */
  20. __IO uint16_t RESERVED5; /*!< Reserved */
  21. __IO uint16_t EP6R; /*!< USB Endpoint 6 register, Address offset: 0x18 */
  22. __IO uint16_t RESERVED6; /*!< Reserved */
  23. __IO uint16_t EP7R; /*!< USB Endpoint 7 register, Address offset: 0x1C */
  24. __IO uint16_t RESERVED7[17]; /*!< Reserved */
  25. __IO uint16_t CNTR; /*!< Control register, Address offset: 0x40 */
  26. __IO uint16_t RESERVED8; /*!< Reserved */
  27. __IO uint16_t ISTR; /*!< Interrupt status register, Address offset: 0x44 */
  28. __IO uint16_t RESERVED9; /*!< Reserved */
  29. __IO uint16_t FNR; /*!< Frame number register, Address offset: 0x48 */
  30. __IO uint16_t RESERVEDA; /*!< Reserved */
  31. __IO uint16_t DADDR; /*!< Device address register, Address offset: 0x4C */
  32. __IO uint16_t RESERVEDB; /*!< Reserved */
  33. __IO uint16_t BTABLE; /*!< Buffer Table address register, Address offset: 0x50 */
  34. __IO uint16_t RESERVEDC; /*!< Reserved */
  35. } USB_TypeDef;
  36. /******************************************************************************/
  37. /* */
  38. /* USB Device FS */
  39. /* */
  40. /******************************************************************************/
  41. /*!< Endpoint-specific registers */
  42. #define USB_EP0R USB_BASE /*!< Endpoint 0 register address */
  43. #define USB_EP1R (USB_BASE + 0x00000004) /*!< Endpoint 1 register address */
  44. #define USB_EP2R (USB_BASE + 0x00000008) /*!< Endpoint 2 register address */
  45. #define USB_EP3R (USB_BASE + 0x0000000C) /*!< Endpoint 3 register address */
  46. #define USB_EP4R (USB_BASE + 0x00000010) /*!< Endpoint 4 register address */
  47. #define USB_EP5R (USB_BASE + 0x00000014) /*!< Endpoint 5 register address */
  48. #define USB_EP6R (USB_BASE + 0x00000018) /*!< Endpoint 6 register address */
  49. #define USB_EP7R (USB_BASE + 0x0000001C) /*!< Endpoint 7 register address */
  50. /* bit positions */
  51. #define USB_EP_CTR_RX_Pos (15U)
  52. #define USB_EP_CTR_RX_Msk (0x1UL << USB_EP_CTR_RX_Pos) /*!< 0x00008000 */
  53. #define USB_EP_CTR_RX USB_EP_CTR_RX_Msk /*!< EndPoint Correct TRansfer RX */
  54. #define USB_EP_DTOG_RX_Pos (14U)
  55. #define USB_EP_DTOG_RX_Msk (0x1UL << USB_EP_DTOG_RX_Pos) /*!< 0x00004000 */
  56. #define USB_EP_DTOG_RX USB_EP_DTOG_RX_Msk /*!< EndPoint Data TOGGLE RX */
  57. #define USB_EPRX_STAT_Pos (12U)
  58. #define USB_EPRX_STAT_Msk (0x3UL << USB_EPRX_STAT_Pos) /*!< 0x00003000 */
  59. #define USB_EPRX_STAT USB_EPRX_STAT_Msk /*!< EndPoint RX STATus bit field */
  60. #define USB_EP_SETUP_Pos (11U)
  61. #define USB_EP_SETUP_Msk (0x1UL << USB_EP_SETUP_Pos) /*!< 0x00000800 */
  62. #define USB_EP_SETUP USB_EP_SETUP_Msk /*!< EndPoint SETUP */
  63. #define USB_EP_T_FIELD_Pos (9U)
  64. #define USB_EP_T_FIELD_Msk (0x3UL << USB_EP_T_FIELD_Pos) /*!< 0x00000600 */
  65. #define USB_EP_T_FIELD USB_EP_T_FIELD_Msk /*!< EndPoint TYPE */
  66. #define USB_EP_KIND_Pos (8U)
  67. #define USB_EP_KIND_Msk (0x1UL << USB_EP_KIND_Pos) /*!< 0x00000100 */
  68. #define USB_EP_KIND USB_EP_KIND_Msk /*!< EndPoint KIND */
  69. #define USB_EP_CTR_TX_Pos (7U)
  70. #define USB_EP_CTR_TX_Msk (0x1UL << USB_EP_CTR_TX_Pos) /*!< 0x00000080 */
  71. #define USB_EP_CTR_TX USB_EP_CTR_TX_Msk /*!< EndPoint Correct TRansfer TX */
  72. #define USB_EP_DTOG_TX_Pos (6U)
  73. #define USB_EP_DTOG_TX_Msk (0x1UL << USB_EP_DTOG_TX_Pos) /*!< 0x00000040 */
  74. #define USB_EP_DTOG_TX USB_EP_DTOG_TX_Msk /*!< EndPoint Data TOGGLE TX */
  75. #define USB_EPTX_STAT_Pos (4U)
  76. #define USB_EPTX_STAT_Msk (0x3UL << USB_EPTX_STAT_Pos) /*!< 0x00000030 */
  77. #define USB_EPTX_STAT USB_EPTX_STAT_Msk /*!< EndPoint TX STATus bit field */
  78. #define USB_EPADDR_FIELD_Pos (0U)
  79. #define USB_EPADDR_FIELD_Msk (0xFUL << USB_EPADDR_FIELD_Pos) /*!< 0x0000000F */
  80. #define USB_EPADDR_FIELD USB_EPADDR_FIELD_Msk /*!< EndPoint ADDRess FIELD */
  81. /* EndPoint REGister MASK (no toggle fields) */
  82. #define USB_EPREG_MASK (USB_EP_CTR_RX|USB_EP_SETUP|USB_EP_T_FIELD|USB_EP_KIND|USB_EP_CTR_TX|USB_EPADDR_FIELD)
  83. /*!< EP_TYPE[1:0] EndPoint TYPE */
  84. #define USB_EP_TYPE_MASK_Pos (9U)
  85. #define USB_EP_TYPE_MASK_Msk (0x3UL << USB_EP_TYPE_MASK_Pos) /*!< 0x00000600 */
  86. #define USB_EP_TYPE_MASK USB_EP_TYPE_MASK_Msk /*!< EndPoint TYPE Mask */
  87. #define USB_EP_BULK 0x00000000U /*!< EndPoint BULK */
  88. #define USB_EP_CONTROL 0x00000200U /*!< EndPoint CONTROL */
  89. #define USB_EP_ISOCHRONOUS 0x00000400U /*!< EndPoint ISOCHRONOUS */
  90. #define USB_EP_INTERRUPT 0x00000600U /*!< EndPoint INTERRUPT */
  91. #define USB_EP_T_MASK (~USB_EP_T_FIELD & USB_EPREG_MASK)
  92. #define USB_EPKIND_MASK (~USB_EP_KIND & USB_EPREG_MASK) /*!< EP_KIND EndPoint KIND */
  93. /*!< STAT_TX[1:0] STATus for TX transfer */
  94. #define USB_EP_TX_DIS 0x00000000U /*!< EndPoint TX DISabled */
  95. #define USB_EP_TX_STALL 0x00000010U /*!< EndPoint TX STALLed */
  96. #define USB_EP_TX_NAK 0x00000020U /*!< EndPoint TX NAKed */
  97. #define USB_EP_TX_VALID 0x00000030U /*!< EndPoint TX VALID */
  98. #define USB_EPTX_DTOG1 0x00000010U /*!< EndPoint TX Data TOGgle bit1 */
  99. #define USB_EPTX_DTOG2 0x00000020U /*!< EndPoint TX Data TOGgle bit2 */
  100. #define USB_EPTX_DTOGMASK (USB_EPTX_STAT|USB_EPREG_MASK)
  101. /*!< STAT_RX[1:0] STATus for RX transfer */
  102. #define USB_EP_RX_DIS 0x00000000U /*!< EndPoint RX DISabled */
  103. #define USB_EP_RX_STALL 0x00001000U /*!< EndPoint RX STALLed */
  104. #define USB_EP_RX_NAK 0x00002000U /*!< EndPoint RX NAKed */
  105. #define USB_EP_RX_VALID 0x00003000U /*!< EndPoint RX VALID */
  106. #define USB_EPRX_DTOG1 0x00001000U /*!< EndPoint RX Data TOGgle bit1 */
  107. #define USB_EPRX_DTOG2 0x00002000U /*!< EndPoint RX Data TOGgle bit1 */
  108. #define USB_EPRX_DTOGMASK (USB_EPRX_STAT|USB_EPREG_MASK)
  109. /******************* Bit definition for USB_EP0R register *******************/
  110. #define USB_EP0R_EA_Pos (0U)
  111. #define USB_EP0R_EA_Msk (0xFUL << USB_EP0R_EA_Pos) /*!< 0x0000000F */
  112. #define USB_EP0R_EA USB_EP0R_EA_Msk /*!< Endpoint Address */
  113. #define USB_EP0R_STAT_TX_Pos (4U)
  114. #define USB_EP0R_STAT_TX_Msk (0x3UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000030 */
  115. #define USB_EP0R_STAT_TX USB_EP0R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  116. #define USB_EP0R_STAT_TX_0 (0x1UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000010 */
  117. #define USB_EP0R_STAT_TX_1 (0x2UL << USB_EP0R_STAT_TX_Pos) /*!< 0x00000020 */
  118. #define USB_EP0R_DTOG_TX_Pos (6U)
  119. #define USB_EP0R_DTOG_TX_Msk (0x1UL << USB_EP0R_DTOG_TX_Pos) /*!< 0x00000040 */
  120. #define USB_EP0R_DTOG_TX USB_EP0R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  121. #define USB_EP0R_CTR_TX_Pos (7U)
  122. #define USB_EP0R_CTR_TX_Msk (0x1UL << USB_EP0R_CTR_TX_Pos) /*!< 0x00000080 */
  123. #define USB_EP0R_CTR_TX USB_EP0R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  124. #define USB_EP0R_EP_KIND_Pos (8U)
  125. #define USB_EP0R_EP_KIND_Msk (0x1UL << USB_EP0R_EP_KIND_Pos) /*!< 0x00000100 */
  126. #define USB_EP0R_EP_KIND USB_EP0R_EP_KIND_Msk /*!< Endpoint Kind */
  127. #define USB_EP0R_EP_TYPE_Pos (9U)
  128. #define USB_EP0R_EP_TYPE_Msk (0x3UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000600 */
  129. #define USB_EP0R_EP_TYPE USB_EP0R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  130. #define USB_EP0R_EP_TYPE_0 (0x1UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000200 */
  131. #define USB_EP0R_EP_TYPE_1 (0x2UL << USB_EP0R_EP_TYPE_Pos) /*!< 0x00000400 */
  132. #define USB_EP0R_SETUP_Pos (11U)
  133. #define USB_EP0R_SETUP_Msk (0x1UL << USB_EP0R_SETUP_Pos) /*!< 0x00000800 */
  134. #define USB_EP0R_SETUP USB_EP0R_SETUP_Msk /*!< Setup transaction completed */
  135. #define USB_EP0R_STAT_RX_Pos (12U)
  136. #define USB_EP0R_STAT_RX_Msk (0x3UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00003000 */
  137. #define USB_EP0R_STAT_RX USB_EP0R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  138. #define USB_EP0R_STAT_RX_0 (0x1UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00001000 */
  139. #define USB_EP0R_STAT_RX_1 (0x2UL << USB_EP0R_STAT_RX_Pos) /*!< 0x00002000 */
  140. #define USB_EP0R_DTOG_RX_Pos (14U)
  141. #define USB_EP0R_DTOG_RX_Msk (0x1UL << USB_EP0R_DTOG_RX_Pos) /*!< 0x00004000 */
  142. #define USB_EP0R_DTOG_RX USB_EP0R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  143. #define USB_EP0R_CTR_RX_Pos (15U)
  144. #define USB_EP0R_CTR_RX_Msk (0x1UL << USB_EP0R_CTR_RX_Pos) /*!< 0x00008000 */
  145. #define USB_EP0R_CTR_RX USB_EP0R_CTR_RX_Msk /*!< Correct Transfer for reception */
  146. /******************* Bit definition for USB_EP1R register *******************/
  147. #define USB_EP1R_EA_Pos (0U)
  148. #define USB_EP1R_EA_Msk (0xFUL << USB_EP1R_EA_Pos) /*!< 0x0000000F */
  149. #define USB_EP1R_EA USB_EP1R_EA_Msk /*!< Endpoint Address */
  150. #define USB_EP1R_STAT_TX_Pos (4U)
  151. #define USB_EP1R_STAT_TX_Msk (0x3UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000030 */
  152. #define USB_EP1R_STAT_TX USB_EP1R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  153. #define USB_EP1R_STAT_TX_0 (0x1UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000010 */
  154. #define USB_EP1R_STAT_TX_1 (0x2UL << USB_EP1R_STAT_TX_Pos) /*!< 0x00000020 */
  155. #define USB_EP1R_DTOG_TX_Pos (6U)
  156. #define USB_EP1R_DTOG_TX_Msk (0x1UL << USB_EP1R_DTOG_TX_Pos) /*!< 0x00000040 */
  157. #define USB_EP1R_DTOG_TX USB_EP1R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  158. #define USB_EP1R_CTR_TX_Pos (7U)
  159. #define USB_EP1R_CTR_TX_Msk (0x1UL << USB_EP1R_CTR_TX_Pos) /*!< 0x00000080 */
  160. #define USB_EP1R_CTR_TX USB_EP1R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  161. #define USB_EP1R_EP_KIND_Pos (8U)
  162. #define USB_EP1R_EP_KIND_Msk (0x1UL << USB_EP1R_EP_KIND_Pos) /*!< 0x00000100 */
  163. #define USB_EP1R_EP_KIND USB_EP1R_EP_KIND_Msk /*!< Endpoint Kind */
  164. #define USB_EP1R_EP_TYPE_Pos (9U)
  165. #define USB_EP1R_EP_TYPE_Msk (0x3UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000600 */
  166. #define USB_EP1R_EP_TYPE USB_EP1R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  167. #define USB_EP1R_EP_TYPE_0 (0x1UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000200 */
  168. #define USB_EP1R_EP_TYPE_1 (0x2UL << USB_EP1R_EP_TYPE_Pos) /*!< 0x00000400 */
  169. #define USB_EP1R_SETUP_Pos (11U)
  170. #define USB_EP1R_SETUP_Msk (0x1UL << USB_EP1R_SETUP_Pos) /*!< 0x00000800 */
  171. #define USB_EP1R_SETUP USB_EP1R_SETUP_Msk /*!< Setup transaction completed */
  172. #define USB_EP1R_STAT_RX_Pos (12U)
  173. #define USB_EP1R_STAT_RX_Msk (0x3UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00003000 */
  174. #define USB_EP1R_STAT_RX USB_EP1R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  175. #define USB_EP1R_STAT_RX_0 (0x1UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00001000 */
  176. #define USB_EP1R_STAT_RX_1 (0x2UL << USB_EP1R_STAT_RX_Pos) /*!< 0x00002000 */
  177. #define USB_EP1R_DTOG_RX_Pos (14U)
  178. #define USB_EP1R_DTOG_RX_Msk (0x1UL << USB_EP1R_DTOG_RX_Pos) /*!< 0x00004000 */
  179. #define USB_EP1R_DTOG_RX USB_EP1R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  180. #define USB_EP1R_CTR_RX_Pos (15U)
  181. #define USB_EP1R_CTR_RX_Msk (0x1UL << USB_EP1R_CTR_RX_Pos) /*!< 0x00008000 */
  182. #define USB_EP1R_CTR_RX USB_EP1R_CTR_RX_Msk /*!< Correct Transfer for reception */
  183. /******************* Bit definition for USB_EP2R register *******************/
  184. #define USB_EP2R_EA_Pos (0U)
  185. #define USB_EP2R_EA_Msk (0xFUL << USB_EP2R_EA_Pos) /*!< 0x0000000F */
  186. #define USB_EP2R_EA USB_EP2R_EA_Msk /*!< Endpoint Address */
  187. #define USB_EP2R_STAT_TX_Pos (4U)
  188. #define USB_EP2R_STAT_TX_Msk (0x3UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000030 */
  189. #define USB_EP2R_STAT_TX USB_EP2R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  190. #define USB_EP2R_STAT_TX_0 (0x1UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000010 */
  191. #define USB_EP2R_STAT_TX_1 (0x2UL << USB_EP2R_STAT_TX_Pos) /*!< 0x00000020 */
  192. #define USB_EP2R_DTOG_TX_Pos (6U)
  193. #define USB_EP2R_DTOG_TX_Msk (0x1UL << USB_EP2R_DTOG_TX_Pos) /*!< 0x00000040 */
  194. #define USB_EP2R_DTOG_TX USB_EP2R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  195. #define USB_EP2R_CTR_TX_Pos (7U)
  196. #define USB_EP2R_CTR_TX_Msk (0x1UL << USB_EP2R_CTR_TX_Pos) /*!< 0x00000080 */
  197. #define USB_EP2R_CTR_TX USB_EP2R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  198. #define USB_EP2R_EP_KIND_Pos (8U)
  199. #define USB_EP2R_EP_KIND_Msk (0x1UL << USB_EP2R_EP_KIND_Pos) /*!< 0x00000100 */
  200. #define USB_EP2R_EP_KIND USB_EP2R_EP_KIND_Msk /*!< Endpoint Kind */
  201. #define USB_EP2R_EP_TYPE_Pos (9U)
  202. #define USB_EP2R_EP_TYPE_Msk (0x3UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000600 */
  203. #define USB_EP2R_EP_TYPE USB_EP2R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  204. #define USB_EP2R_EP_TYPE_0 (0x1UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000200 */
  205. #define USB_EP2R_EP_TYPE_1 (0x2UL << USB_EP2R_EP_TYPE_Pos) /*!< 0x00000400 */
  206. #define USB_EP2R_SETUP_Pos (11U)
  207. #define USB_EP2R_SETUP_Msk (0x1UL << USB_EP2R_SETUP_Pos) /*!< 0x00000800 */
  208. #define USB_EP2R_SETUP USB_EP2R_SETUP_Msk /*!< Setup transaction completed */
  209. #define USB_EP2R_STAT_RX_Pos (12U)
  210. #define USB_EP2R_STAT_RX_Msk (0x3UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00003000 */
  211. #define USB_EP2R_STAT_RX USB_EP2R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  212. #define USB_EP2R_STAT_RX_0 (0x1UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00001000 */
  213. #define USB_EP2R_STAT_RX_1 (0x2UL << USB_EP2R_STAT_RX_Pos) /*!< 0x00002000 */
  214. #define USB_EP2R_DTOG_RX_Pos (14U)
  215. #define USB_EP2R_DTOG_RX_Msk (0x1UL << USB_EP2R_DTOG_RX_Pos) /*!< 0x00004000 */
  216. #define USB_EP2R_DTOG_RX USB_EP2R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  217. #define USB_EP2R_CTR_RX_Pos (15U)
  218. #define USB_EP2R_CTR_RX_Msk (0x1UL << USB_EP2R_CTR_RX_Pos) /*!< 0x00008000 */
  219. #define USB_EP2R_CTR_RX USB_EP2R_CTR_RX_Msk /*!< Correct Transfer for reception */
  220. /******************* Bit definition for USB_EP3R register *******************/
  221. #define USB_EP3R_EA_Pos (0U)
  222. #define USB_EP3R_EA_Msk (0xFUL << USB_EP3R_EA_Pos) /*!< 0x0000000F */
  223. #define USB_EP3R_EA USB_EP3R_EA_Msk /*!< Endpoint Address */
  224. #define USB_EP3R_STAT_TX_Pos (4U)
  225. #define USB_EP3R_STAT_TX_Msk (0x3UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000030 */
  226. #define USB_EP3R_STAT_TX USB_EP3R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  227. #define USB_EP3R_STAT_TX_0 (0x1UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000010 */
  228. #define USB_EP3R_STAT_TX_1 (0x2UL << USB_EP3R_STAT_TX_Pos) /*!< 0x00000020 */
  229. #define USB_EP3R_DTOG_TX_Pos (6U)
  230. #define USB_EP3R_DTOG_TX_Msk (0x1UL << USB_EP3R_DTOG_TX_Pos) /*!< 0x00000040 */
  231. #define USB_EP3R_DTOG_TX USB_EP3R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  232. #define USB_EP3R_CTR_TX_Pos (7U)
  233. #define USB_EP3R_CTR_TX_Msk (0x1UL << USB_EP3R_CTR_TX_Pos) /*!< 0x00000080 */
  234. #define USB_EP3R_CTR_TX USB_EP3R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  235. #define USB_EP3R_EP_KIND_Pos (8U)
  236. #define USB_EP3R_EP_KIND_Msk (0x1UL << USB_EP3R_EP_KIND_Pos) /*!< 0x00000100 */
  237. #define USB_EP3R_EP_KIND USB_EP3R_EP_KIND_Msk /*!< Endpoint Kind */
  238. #define USB_EP3R_EP_TYPE_Pos (9U)
  239. #define USB_EP3R_EP_TYPE_Msk (0x3UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000600 */
  240. #define USB_EP3R_EP_TYPE USB_EP3R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  241. #define USB_EP3R_EP_TYPE_0 (0x1UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000200 */
  242. #define USB_EP3R_EP_TYPE_1 (0x2UL << USB_EP3R_EP_TYPE_Pos) /*!< 0x00000400 */
  243. #define USB_EP3R_SETUP_Pos (11U)
  244. #define USB_EP3R_SETUP_Msk (0x1UL << USB_EP3R_SETUP_Pos) /*!< 0x00000800 */
  245. #define USB_EP3R_SETUP USB_EP3R_SETUP_Msk /*!< Setup transaction completed */
  246. #define USB_EP3R_STAT_RX_Pos (12U)
  247. #define USB_EP3R_STAT_RX_Msk (0x3UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00003000 */
  248. #define USB_EP3R_STAT_RX USB_EP3R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  249. #define USB_EP3R_STAT_RX_0 (0x1UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00001000 */
  250. #define USB_EP3R_STAT_RX_1 (0x2UL << USB_EP3R_STAT_RX_Pos) /*!< 0x00002000 */
  251. #define USB_EP3R_DTOG_RX_Pos (14U)
  252. #define USB_EP3R_DTOG_RX_Msk (0x1UL << USB_EP3R_DTOG_RX_Pos) /*!< 0x00004000 */
  253. #define USB_EP3R_DTOG_RX USB_EP3R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  254. #define USB_EP3R_CTR_RX_Pos (15U)
  255. #define USB_EP3R_CTR_RX_Msk (0x1UL << USB_EP3R_CTR_RX_Pos) /*!< 0x00008000 */
  256. #define USB_EP3R_CTR_RX USB_EP3R_CTR_RX_Msk /*!< Correct Transfer for reception */
  257. /******************* Bit definition for USB_EP4R register *******************/
  258. #define USB_EP4R_EA_Pos (0U)
  259. #define USB_EP4R_EA_Msk (0xFUL << USB_EP4R_EA_Pos) /*!< 0x0000000F */
  260. #define USB_EP4R_EA USB_EP4R_EA_Msk /*!< Endpoint Address */
  261. #define USB_EP4R_STAT_TX_Pos (4U)
  262. #define USB_EP4R_STAT_TX_Msk (0x3UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000030 */
  263. #define USB_EP4R_STAT_TX USB_EP4R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  264. #define USB_EP4R_STAT_TX_0 (0x1UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000010 */
  265. #define USB_EP4R_STAT_TX_1 (0x2UL << USB_EP4R_STAT_TX_Pos) /*!< 0x00000020 */
  266. #define USB_EP4R_DTOG_TX_Pos (6U)
  267. #define USB_EP4R_DTOG_TX_Msk (0x1UL << USB_EP4R_DTOG_TX_Pos) /*!< 0x00000040 */
  268. #define USB_EP4R_DTOG_TX USB_EP4R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  269. #define USB_EP4R_CTR_TX_Pos (7U)
  270. #define USB_EP4R_CTR_TX_Msk (0x1UL << USB_EP4R_CTR_TX_Pos) /*!< 0x00000080 */
  271. #define USB_EP4R_CTR_TX USB_EP4R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  272. #define USB_EP4R_EP_KIND_Pos (8U)
  273. #define USB_EP4R_EP_KIND_Msk (0x1UL << USB_EP4R_EP_KIND_Pos) /*!< 0x00000100 */
  274. #define USB_EP4R_EP_KIND USB_EP4R_EP_KIND_Msk /*!< Endpoint Kind */
  275. #define USB_EP4R_EP_TYPE_Pos (9U)
  276. #define USB_EP4R_EP_TYPE_Msk (0x3UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000600 */
  277. #define USB_EP4R_EP_TYPE USB_EP4R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  278. #define USB_EP4R_EP_TYPE_0 (0x1UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000200 */
  279. #define USB_EP4R_EP_TYPE_1 (0x2UL << USB_EP4R_EP_TYPE_Pos) /*!< 0x00000400 */
  280. #define USB_EP4R_SETUP_Pos (11U)
  281. #define USB_EP4R_SETUP_Msk (0x1UL << USB_EP4R_SETUP_Pos) /*!< 0x00000800 */
  282. #define USB_EP4R_SETUP USB_EP4R_SETUP_Msk /*!< Setup transaction completed */
  283. #define USB_EP4R_STAT_RX_Pos (12U)
  284. #define USB_EP4R_STAT_RX_Msk (0x3UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00003000 */
  285. #define USB_EP4R_STAT_RX USB_EP4R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  286. #define USB_EP4R_STAT_RX_0 (0x1UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00001000 */
  287. #define USB_EP4R_STAT_RX_1 (0x2UL << USB_EP4R_STAT_RX_Pos) /*!< 0x00002000 */
  288. #define USB_EP4R_DTOG_RX_Pos (14U)
  289. #define USB_EP4R_DTOG_RX_Msk (0x1UL << USB_EP4R_DTOG_RX_Pos) /*!< 0x00004000 */
  290. #define USB_EP4R_DTOG_RX USB_EP4R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  291. #define USB_EP4R_CTR_RX_Pos (15U)
  292. #define USB_EP4R_CTR_RX_Msk (0x1UL << USB_EP4R_CTR_RX_Pos) /*!< 0x00008000 */
  293. #define USB_EP4R_CTR_RX USB_EP4R_CTR_RX_Msk /*!< Correct Transfer for reception */
  294. /******************* Bit definition for USB_EP5R register *******************/
  295. #define USB_EP5R_EA_Pos (0U)
  296. #define USB_EP5R_EA_Msk (0xFUL << USB_EP5R_EA_Pos) /*!< 0x0000000F */
  297. #define USB_EP5R_EA USB_EP5R_EA_Msk /*!< Endpoint Address */
  298. #define USB_EP5R_STAT_TX_Pos (4U)
  299. #define USB_EP5R_STAT_TX_Msk (0x3UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000030 */
  300. #define USB_EP5R_STAT_TX USB_EP5R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  301. #define USB_EP5R_STAT_TX_0 (0x1UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000010 */
  302. #define USB_EP5R_STAT_TX_1 (0x2UL << USB_EP5R_STAT_TX_Pos) /*!< 0x00000020 */
  303. #define USB_EP5R_DTOG_TX_Pos (6U)
  304. #define USB_EP5R_DTOG_TX_Msk (0x1UL << USB_EP5R_DTOG_TX_Pos) /*!< 0x00000040 */
  305. #define USB_EP5R_DTOG_TX USB_EP5R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  306. #define USB_EP5R_CTR_TX_Pos (7U)
  307. #define USB_EP5R_CTR_TX_Msk (0x1UL << USB_EP5R_CTR_TX_Pos) /*!< 0x00000080 */
  308. #define USB_EP5R_CTR_TX USB_EP5R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  309. #define USB_EP5R_EP_KIND_Pos (8U)
  310. #define USB_EP5R_EP_KIND_Msk (0x1UL << USB_EP5R_EP_KIND_Pos) /*!< 0x00000100 */
  311. #define USB_EP5R_EP_KIND USB_EP5R_EP_KIND_Msk /*!< Endpoint Kind */
  312. #define USB_EP5R_EP_TYPE_Pos (9U)
  313. #define USB_EP5R_EP_TYPE_Msk (0x3UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000600 */
  314. #define USB_EP5R_EP_TYPE USB_EP5R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  315. #define USB_EP5R_EP_TYPE_0 (0x1UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000200 */
  316. #define USB_EP5R_EP_TYPE_1 (0x2UL << USB_EP5R_EP_TYPE_Pos) /*!< 0x00000400 */
  317. #define USB_EP5R_SETUP_Pos (11U)
  318. #define USB_EP5R_SETUP_Msk (0x1UL << USB_EP5R_SETUP_Pos) /*!< 0x00000800 */
  319. #define USB_EP5R_SETUP USB_EP5R_SETUP_Msk /*!< Setup transaction completed */
  320. #define USB_EP5R_STAT_RX_Pos (12U)
  321. #define USB_EP5R_STAT_RX_Msk (0x3UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00003000 */
  322. #define USB_EP5R_STAT_RX USB_EP5R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  323. #define USB_EP5R_STAT_RX_0 (0x1UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00001000 */
  324. #define USB_EP5R_STAT_RX_1 (0x2UL << USB_EP5R_STAT_RX_Pos) /*!< 0x00002000 */
  325. #define USB_EP5R_DTOG_RX_Pos (14U)
  326. #define USB_EP5R_DTOG_RX_Msk (0x1UL << USB_EP5R_DTOG_RX_Pos) /*!< 0x00004000 */
  327. #define USB_EP5R_DTOG_RX USB_EP5R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  328. #define USB_EP5R_CTR_RX_Pos (15U)
  329. #define USB_EP5R_CTR_RX_Msk (0x1UL << USB_EP5R_CTR_RX_Pos) /*!< 0x00008000 */
  330. #define USB_EP5R_CTR_RX USB_EP5R_CTR_RX_Msk /*!< Correct Transfer for reception */
  331. /******************* Bit definition for USB_EP6R register *******************/
  332. #define USB_EP6R_EA_Pos (0U)
  333. #define USB_EP6R_EA_Msk (0xFUL << USB_EP6R_EA_Pos) /*!< 0x0000000F */
  334. #define USB_EP6R_EA USB_EP6R_EA_Msk /*!< Endpoint Address */
  335. #define USB_EP6R_STAT_TX_Pos (4U)
  336. #define USB_EP6R_STAT_TX_Msk (0x3UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000030 */
  337. #define USB_EP6R_STAT_TX USB_EP6R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  338. #define USB_EP6R_STAT_TX_0 (0x1UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000010 */
  339. #define USB_EP6R_STAT_TX_1 (0x2UL << USB_EP6R_STAT_TX_Pos) /*!< 0x00000020 */
  340. #define USB_EP6R_DTOG_TX_Pos (6U)
  341. #define USB_EP6R_DTOG_TX_Msk (0x1UL << USB_EP6R_DTOG_TX_Pos) /*!< 0x00000040 */
  342. #define USB_EP6R_DTOG_TX USB_EP6R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  343. #define USB_EP6R_CTR_TX_Pos (7U)
  344. #define USB_EP6R_CTR_TX_Msk (0x1UL << USB_EP6R_CTR_TX_Pos) /*!< 0x00000080 */
  345. #define USB_EP6R_CTR_TX USB_EP6R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  346. #define USB_EP6R_EP_KIND_Pos (8U)
  347. #define USB_EP6R_EP_KIND_Msk (0x1UL << USB_EP6R_EP_KIND_Pos) /*!< 0x00000100 */
  348. #define USB_EP6R_EP_KIND USB_EP6R_EP_KIND_Msk /*!< Endpoint Kind */
  349. #define USB_EP6R_EP_TYPE_Pos (9U)
  350. #define USB_EP6R_EP_TYPE_Msk (0x3UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000600 */
  351. #define USB_EP6R_EP_TYPE USB_EP6R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  352. #define USB_EP6R_EP_TYPE_0 (0x1UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000200 */
  353. #define USB_EP6R_EP_TYPE_1 (0x2UL << USB_EP6R_EP_TYPE_Pos) /*!< 0x00000400 */
  354. #define USB_EP6R_SETUP_Pos (11U)
  355. #define USB_EP6R_SETUP_Msk (0x1UL << USB_EP6R_SETUP_Pos) /*!< 0x00000800 */
  356. #define USB_EP6R_SETUP USB_EP6R_SETUP_Msk /*!< Setup transaction completed */
  357. #define USB_EP6R_STAT_RX_Pos (12U)
  358. #define USB_EP6R_STAT_RX_Msk (0x3UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00003000 */
  359. #define USB_EP6R_STAT_RX USB_EP6R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  360. #define USB_EP6R_STAT_RX_0 (0x1UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00001000 */
  361. #define USB_EP6R_STAT_RX_1 (0x2UL << USB_EP6R_STAT_RX_Pos) /*!< 0x00002000 */
  362. #define USB_EP6R_DTOG_RX_Pos (14U)
  363. #define USB_EP6R_DTOG_RX_Msk (0x1UL << USB_EP6R_DTOG_RX_Pos) /*!< 0x00004000 */
  364. #define USB_EP6R_DTOG_RX USB_EP6R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  365. #define USB_EP6R_CTR_RX_Pos (15U)
  366. #define USB_EP6R_CTR_RX_Msk (0x1UL << USB_EP6R_CTR_RX_Pos) /*!< 0x00008000 */
  367. #define USB_EP6R_CTR_RX USB_EP6R_CTR_RX_Msk /*!< Correct Transfer for reception */
  368. /******************* Bit definition for USB_EP7R register *******************/
  369. #define USB_EP7R_EA_Pos (0U)
  370. #define USB_EP7R_EA_Msk (0xFUL << USB_EP7R_EA_Pos) /*!< 0x0000000F */
  371. #define USB_EP7R_EA USB_EP7R_EA_Msk /*!< Endpoint Address */
  372. #define USB_EP7R_STAT_TX_Pos (4U)
  373. #define USB_EP7R_STAT_TX_Msk (0x3UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000030 */
  374. #define USB_EP7R_STAT_TX USB_EP7R_STAT_TX_Msk /*!< STAT_TX[1:0] bits (Status bits, for transmission transfers) */
  375. #define USB_EP7R_STAT_TX_0 (0x1UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000010 */
  376. #define USB_EP7R_STAT_TX_1 (0x2UL << USB_EP7R_STAT_TX_Pos) /*!< 0x00000020 */
  377. #define USB_EP7R_DTOG_TX_Pos (6U)
  378. #define USB_EP7R_DTOG_TX_Msk (0x1UL << USB_EP7R_DTOG_TX_Pos) /*!< 0x00000040 */
  379. #define USB_EP7R_DTOG_TX USB_EP7R_DTOG_TX_Msk /*!< Data Toggle, for transmission transfers */
  380. #define USB_EP7R_CTR_TX_Pos (7U)
  381. #define USB_EP7R_CTR_TX_Msk (0x1UL << USB_EP7R_CTR_TX_Pos) /*!< 0x00000080 */
  382. #define USB_EP7R_CTR_TX USB_EP7R_CTR_TX_Msk /*!< Correct Transfer for transmission */
  383. #define USB_EP7R_EP_KIND_Pos (8U)
  384. #define USB_EP7R_EP_KIND_Msk (0x1UL << USB_EP7R_EP_KIND_Pos) /*!< 0x00000100 */
  385. #define USB_EP7R_EP_KIND USB_EP7R_EP_KIND_Msk /*!< Endpoint Kind */
  386. #define USB_EP7R_EP_TYPE_Pos (9U)
  387. #define USB_EP7R_EP_TYPE_Msk (0x3UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000600 */
  388. #define USB_EP7R_EP_TYPE USB_EP7R_EP_TYPE_Msk /*!< EP_TYPE[1:0] bits (Endpoint type) */
  389. #define USB_EP7R_EP_TYPE_0 (0x1UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000200 */
  390. #define USB_EP7R_EP_TYPE_1 (0x2UL << USB_EP7R_EP_TYPE_Pos) /*!< 0x00000400 */
  391. #define USB_EP7R_SETUP_Pos (11U)
  392. #define USB_EP7R_SETUP_Msk (0x1UL << USB_EP7R_SETUP_Pos) /*!< 0x00000800 */
  393. #define USB_EP7R_SETUP USB_EP7R_SETUP_Msk /*!< Setup transaction completed */
  394. #define USB_EP7R_STAT_RX_Pos (12U)
  395. #define USB_EP7R_STAT_RX_Msk (0x3UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00003000 */
  396. #define USB_EP7R_STAT_RX USB_EP7R_STAT_RX_Msk /*!< STAT_RX[1:0] bits (Status bits, for reception transfers) */
  397. #define USB_EP7R_STAT_RX_0 (0x1UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00001000 */
  398. #define USB_EP7R_STAT_RX_1 (0x2UL << USB_EP7R_STAT_RX_Pos) /*!< 0x00002000 */
  399. #define USB_EP7R_DTOG_RX_Pos (14U)
  400. #define USB_EP7R_DTOG_RX_Msk (0x1UL << USB_EP7R_DTOG_RX_Pos) /*!< 0x00004000 */
  401. #define USB_EP7R_DTOG_RX USB_EP7R_DTOG_RX_Msk /*!< Data Toggle, for reception transfers */
  402. #define USB_EP7R_CTR_RX_Pos (15U)
  403. #define USB_EP7R_CTR_RX_Msk (0x1UL << USB_EP7R_CTR_RX_Pos) /*!< 0x00008000 */
  404. #define USB_EP7R_CTR_RX USB_EP7R_CTR_RX_Msk /*!< Correct Transfer for reception */
  405. /*!< Common registers */
  406. /******************* Bit definition for USB_CNTR register *******************/
  407. #define USB_CNTR_FRES_Pos (0U)
  408. #define USB_CNTR_FRES_Msk (0x1UL << USB_CNTR_FRES_Pos) /*!< 0x00000001 */
  409. #define USB_CNTR_FRES USB_CNTR_FRES_Msk /*!< Force USB Reset */
  410. #define USB_CNTR_PDWN_Pos (1U)
  411. #define USB_CNTR_PDWN_Msk (0x1UL << USB_CNTR_PDWN_Pos) /*!< 0x00000002 */
  412. #define USB_CNTR_PDWN USB_CNTR_PDWN_Msk /*!< Power down */
  413. #define USB_CNTR_LP_MODE_Pos (2U)
  414. #define USB_CNTR_LP_MODE_Msk (0x1UL << USB_CNTR_LP_MODE_Pos) /*!< 0x00000004 */
  415. #define USB_CNTR_LP_MODE USB_CNTR_LP_MODE_Msk /*!< Low-power mode */
  416. #define USB_CNTR_FSUSP_Pos (3U)
  417. #define USB_CNTR_FSUSP_Msk (0x1UL << USB_CNTR_FSUSP_Pos) /*!< 0x00000008 */
  418. #define USB_CNTR_FSUSP USB_CNTR_FSUSP_Msk /*!< Force suspend */
  419. #define USB_CNTR_RESUME_Pos (4U)
  420. #define USB_CNTR_RESUME_Msk (0x1UL << USB_CNTR_RESUME_Pos) /*!< 0x00000010 */
  421. #define USB_CNTR_RESUME USB_CNTR_RESUME_Msk /*!< Resume request */
  422. #define USB_CNTR_ESOFM_Pos (8U)
  423. #define USB_CNTR_ESOFM_Msk (0x1UL << USB_CNTR_ESOFM_Pos) /*!< 0x00000100 */
  424. #define USB_CNTR_ESOFM USB_CNTR_ESOFM_Msk /*!< Expected Start Of Frame Interrupt Mask */
  425. #define USB_CNTR_SOFM_Pos (9U)
  426. #define USB_CNTR_SOFM_Msk (0x1UL << USB_CNTR_SOFM_Pos) /*!< 0x00000200 */
  427. #define USB_CNTR_SOFM USB_CNTR_SOFM_Msk /*!< Start Of Frame Interrupt Mask */
  428. #define USB_CNTR_RESETM_Pos (10U)
  429. #define USB_CNTR_RESETM_Msk (0x1UL << USB_CNTR_RESETM_Pos) /*!< 0x00000400 */
  430. #define USB_CNTR_RESETM USB_CNTR_RESETM_Msk /*!< RESET Interrupt Mask */
  431. #define USB_CNTR_SUSPM_Pos (11U)
  432. #define USB_CNTR_SUSPM_Msk (0x1UL << USB_CNTR_SUSPM_Pos) /*!< 0x00000800 */
  433. #define USB_CNTR_SUSPM USB_CNTR_SUSPM_Msk /*!< Suspend mode Interrupt Mask */
  434. #define USB_CNTR_WKUPM_Pos (12U)
  435. #define USB_CNTR_WKUPM_Msk (0x1UL << USB_CNTR_WKUPM_Pos) /*!< 0x00001000 */
  436. #define USB_CNTR_WKUPM USB_CNTR_WKUPM_Msk /*!< Wakeup Interrupt Mask */
  437. #define USB_CNTR_ERRM_Pos (13U)
  438. #define USB_CNTR_ERRM_Msk (0x1UL << USB_CNTR_ERRM_Pos) /*!< 0x00002000 */
  439. #define USB_CNTR_ERRM USB_CNTR_ERRM_Msk /*!< Error Interrupt Mask */
  440. #define USB_CNTR_PMAOVRM_Pos (14U)
  441. #define USB_CNTR_PMAOVRM_Msk (0x1UL << USB_CNTR_PMAOVRM_Pos) /*!< 0x00004000 */
  442. #define USB_CNTR_PMAOVRM USB_CNTR_PMAOVRM_Msk /*!< Packet Memory Area Over / Underrun Interrupt Mask */
  443. #define USB_CNTR_CTRM_Pos (15U)
  444. #define USB_CNTR_CTRM_Msk (0x1UL << USB_CNTR_CTRM_Pos) /*!< 0x00008000 */
  445. #define USB_CNTR_CTRM USB_CNTR_CTRM_Msk /*!< Correct Transfer Interrupt Mask */
  446. /******************* Bit definition for USB_ISTR register *******************/
  447. #define USB_ISTR_EP_ID_Pos (0U)
  448. #define USB_ISTR_EP_ID_Msk (0xFUL << USB_ISTR_EP_ID_Pos) /*!< 0x0000000F */
  449. #define USB_ISTR_EP_ID USB_ISTR_EP_ID_Msk /*!< Endpoint Identifier */
  450. #define USB_ISTR_DIR_Pos (4U)
  451. #define USB_ISTR_DIR_Msk (0x1UL << USB_ISTR_DIR_Pos) /*!< 0x00000010 */
  452. #define USB_ISTR_DIR USB_ISTR_DIR_Msk /*!< Direction of transaction */
  453. #define USB_ISTR_ESOF_Pos (8U)
  454. #define USB_ISTR_ESOF_Msk (0x1UL << USB_ISTR_ESOF_Pos) /*!< 0x00000100 */
  455. #define USB_ISTR_ESOF USB_ISTR_ESOF_Msk /*!< Expected Start Of Frame */
  456. #define USB_ISTR_SOF_Pos (9U)
  457. #define USB_ISTR_SOF_Msk (0x1UL << USB_ISTR_SOF_Pos) /*!< 0x00000200 */
  458. #define USB_ISTR_SOF USB_ISTR_SOF_Msk /*!< Start Of Frame */
  459. #define USB_ISTR_RESET_Pos (10U)
  460. #define USB_ISTR_RESET_Msk (0x1UL << USB_ISTR_RESET_Pos) /*!< 0x00000400 */
  461. #define USB_ISTR_RESET USB_ISTR_RESET_Msk /*!< USB RESET request */
  462. #define USB_ISTR_SUSP_Pos (11U)
  463. #define USB_ISTR_SUSP_Msk (0x1UL << USB_ISTR_SUSP_Pos) /*!< 0x00000800 */
  464. #define USB_ISTR_SUSP USB_ISTR_SUSP_Msk /*!< Suspend mode request */
  465. #define USB_ISTR_WKUP_Pos (12U)
  466. #define USB_ISTR_WKUP_Msk (0x1UL << USB_ISTR_WKUP_Pos) /*!< 0x00001000 */
  467. #define USB_ISTR_WKUP USB_ISTR_WKUP_Msk /*!< Wake up */
  468. #define USB_ISTR_ERR_Pos (13U)
  469. #define USB_ISTR_ERR_Msk (0x1UL << USB_ISTR_ERR_Pos) /*!< 0x00002000 */
  470. #define USB_ISTR_ERR USB_ISTR_ERR_Msk /*!< Error */
  471. #define USB_ISTR_PMAOVR_Pos (14U)
  472. #define USB_ISTR_PMAOVR_Msk (0x1UL << USB_ISTR_PMAOVR_Pos) /*!< 0x00004000 */
  473. #define USB_ISTR_PMAOVR USB_ISTR_PMAOVR_Msk /*!< Packet Memory Area Over / Underrun */
  474. #define USB_ISTR_CTR_Pos (15U)
  475. #define USB_ISTR_CTR_Msk (0x1UL << USB_ISTR_CTR_Pos) /*!< 0x00008000 */
  476. #define USB_ISTR_CTR USB_ISTR_CTR_Msk /*!< Correct Transfer */
  477. /******************* Bit definition for USB_FNR register ********************/
  478. #define USB_FNR_FN_Pos (0U)
  479. #define USB_FNR_FN_Msk (0x7FFUL << USB_FNR_FN_Pos) /*!< 0x000007FF */
  480. #define USB_FNR_FN USB_FNR_FN_Msk /*!< Frame Number */
  481. #define USB_FNR_LSOF_Pos (11U)
  482. #define USB_FNR_LSOF_Msk (0x3UL << USB_FNR_LSOF_Pos) /*!< 0x00001800 */
  483. #define USB_FNR_LSOF USB_FNR_LSOF_Msk /*!< Lost SOF */
  484. #define USB_FNR_LCK_Pos (13U)
  485. #define USB_FNR_LCK_Msk (0x1UL << USB_FNR_LCK_Pos) /*!< 0x00002000 */
  486. #define USB_FNR_LCK USB_FNR_LCK_Msk /*!< Locked */
  487. #define USB_FNR_RXDM_Pos (14U)
  488. #define USB_FNR_RXDM_Msk (0x1UL << USB_FNR_RXDM_Pos) /*!< 0x00004000 */
  489. #define USB_FNR_RXDM USB_FNR_RXDM_Msk /*!< Receive Data - Line Status */
  490. #define USB_FNR_RXDP_Pos (15U)
  491. #define USB_FNR_RXDP_Msk (0x1UL << USB_FNR_RXDP_Pos) /*!< 0x00008000 */
  492. #define USB_FNR_RXDP USB_FNR_RXDP_Msk /*!< Receive Data + Line Status */
  493. /****************** Bit definition for USB_DADDR register *******************/
  494. #define USB_DADDR_ADD_Pos (0U)
  495. #define USB_DADDR_ADD_Msk (0x7FUL << USB_DADDR_ADD_Pos) /*!< 0x0000007F */
  496. #define USB_DADDR_ADD USB_DADDR_ADD_Msk /*!< ADD[6:0] bits (Device Address) */
  497. #define USB_DADDR_ADD0_Pos (0U)
  498. #define USB_DADDR_ADD0_Msk (0x1UL << USB_DADDR_ADD0_Pos) /*!< 0x00000001 */
  499. #define USB_DADDR_ADD0 USB_DADDR_ADD0_Msk /*!< Bit 0 */
  500. #define USB_DADDR_ADD1_Pos (1U)
  501. #define USB_DADDR_ADD1_Msk (0x1UL << USB_DADDR_ADD1_Pos) /*!< 0x00000002 */
  502. #define USB_DADDR_ADD1 USB_DADDR_ADD1_Msk /*!< Bit 1 */
  503. #define USB_DADDR_ADD2_Pos (2U)
  504. #define USB_DADDR_ADD2_Msk (0x1UL << USB_DADDR_ADD2_Pos) /*!< 0x00000004 */
  505. #define USB_DADDR_ADD2 USB_DADDR_ADD2_Msk /*!< Bit 2 */
  506. #define USB_DADDR_ADD3_Pos (3U)
  507. #define USB_DADDR_ADD3_Msk (0x1UL << USB_DADDR_ADD3_Pos) /*!< 0x00000008 */
  508. #define USB_DADDR_ADD3 USB_DADDR_ADD3_Msk /*!< Bit 3 */
  509. #define USB_DADDR_ADD4_Pos (4U)
  510. #define USB_DADDR_ADD4_Msk (0x1UL << USB_DADDR_ADD4_Pos) /*!< 0x00000010 */
  511. #define USB_DADDR_ADD4 USB_DADDR_ADD4_Msk /*!< Bit 4 */
  512. #define USB_DADDR_ADD5_Pos (5U)
  513. #define USB_DADDR_ADD5_Msk (0x1UL << USB_DADDR_ADD5_Pos) /*!< 0x00000020 */
  514. #define USB_DADDR_ADD5 USB_DADDR_ADD5_Msk /*!< Bit 5 */
  515. #define USB_DADDR_ADD6_Pos (6U)
  516. #define USB_DADDR_ADD6_Msk (0x1UL << USB_DADDR_ADD6_Pos) /*!< 0x00000040 */
  517. #define USB_DADDR_ADD6 USB_DADDR_ADD6_Msk /*!< Bit 6 */
  518. #define USB_DADDR_EF_Pos (7U)
  519. #define USB_DADDR_EF_Msk (0x1UL << USB_DADDR_EF_Pos) /*!< 0x00000080 */
  520. #define USB_DADDR_EF USB_DADDR_EF_Msk /*!< Enable Function */
  521. /****************** Bit definition for USB_BTABLE register ******************/
  522. #define USB_BTABLE_BTABLE_Pos (3U)
  523. #define USB_BTABLE_BTABLE_Msk (0x1FFFUL << USB_BTABLE_BTABLE_Pos) /*!< 0x0000FFF8 */
  524. #define USB_BTABLE_BTABLE USB_BTABLE_BTABLE_Msk /*!< Buffer Table */
  525. /*!< Buffer descriptor table */
  526. /***************** Bit definition for USB_ADDR0_TX register *****************/
  527. #define USB_ADDR0_TX_ADDR0_TX_Pos (1U)
  528. #define USB_ADDR0_TX_ADDR0_TX_Msk (0x7FFFUL << USB_ADDR0_TX_ADDR0_TX_Pos) /*!< 0x0000FFFE */
  529. #define USB_ADDR0_TX_ADDR0_TX USB_ADDR0_TX_ADDR0_TX_Msk /*!< Transmission Buffer Address 0 */
  530. /***************** Bit definition for USB_ADDR1_TX register *****************/
  531. #define USB_ADDR1_TX_ADDR1_TX_Pos (1U)
  532. #define USB_ADDR1_TX_ADDR1_TX_Msk (0x7FFFUL << USB_ADDR1_TX_ADDR1_TX_Pos) /*!< 0x0000FFFE */
  533. #define USB_ADDR1_TX_ADDR1_TX USB_ADDR1_TX_ADDR1_TX_Msk /*!< Transmission Buffer Address 1 */
  534. /***************** Bit definition for USB_ADDR2_TX register *****************/
  535. #define USB_ADDR2_TX_ADDR2_TX_Pos (1U)
  536. #define USB_ADDR2_TX_ADDR2_TX_Msk (0x7FFFUL << USB_ADDR2_TX_ADDR2_TX_Pos) /*!< 0x0000FFFE */
  537. #define USB_ADDR2_TX_ADDR2_TX USB_ADDR2_TX_ADDR2_TX_Msk /*!< Transmission Buffer Address 2 */
  538. /***************** Bit definition for USB_ADDR3_TX register *****************/
  539. #define USB_ADDR3_TX_ADDR3_TX_Pos (1U)
  540. #define USB_ADDR3_TX_ADDR3_TX_Msk (0x7FFFUL << USB_ADDR3_TX_ADDR3_TX_Pos) /*!< 0x0000FFFE */
  541. #define USB_ADDR3_TX_ADDR3_TX USB_ADDR3_TX_ADDR3_TX_Msk /*!< Transmission Buffer Address 3 */
  542. /***************** Bit definition for USB_ADDR4_TX register *****************/
  543. #define USB_ADDR4_TX_ADDR4_TX_Pos (1U)
  544. #define USB_ADDR4_TX_ADDR4_TX_Msk (0x7FFFUL << USB_ADDR4_TX_ADDR4_TX_Pos) /*!< 0x0000FFFE */
  545. #define USB_ADDR4_TX_ADDR4_TX USB_ADDR4_TX_ADDR4_TX_Msk /*!< Transmission Buffer Address 4 */
  546. /***************** Bit definition for USB_ADDR5_TX register *****************/
  547. #define USB_ADDR5_TX_ADDR5_TX_Pos (1U)
  548. #define USB_ADDR5_TX_ADDR5_TX_Msk (0x7FFFUL << USB_ADDR5_TX_ADDR5_TX_Pos) /*!< 0x0000FFFE */
  549. #define USB_ADDR5_TX_ADDR5_TX USB_ADDR5_TX_ADDR5_TX_Msk /*!< Transmission Buffer Address 5 */
  550. /***************** Bit definition for USB_ADDR6_TX register *****************/
  551. #define USB_ADDR6_TX_ADDR6_TX_Pos (1U)
  552. #define USB_ADDR6_TX_ADDR6_TX_Msk (0x7FFFUL << USB_ADDR6_TX_ADDR6_TX_Pos) /*!< 0x0000FFFE */
  553. #define USB_ADDR6_TX_ADDR6_TX USB_ADDR6_TX_ADDR6_TX_Msk /*!< Transmission Buffer Address 6 */
  554. /***************** Bit definition for USB_ADDR7_TX register *****************/
  555. #define USB_ADDR7_TX_ADDR7_TX_Pos (1U)
  556. #define USB_ADDR7_TX_ADDR7_TX_Msk (0x7FFFUL << USB_ADDR7_TX_ADDR7_TX_Pos) /*!< 0x0000FFFE */
  557. #define USB_ADDR7_TX_ADDR7_TX USB_ADDR7_TX_ADDR7_TX_Msk /*!< Transmission Buffer Address 7 */
  558. /*----------------------------------------------------------------------------*/
  559. /***************** Bit definition for USB_COUNT0_TX register ****************/
  560. #define USB_COUNT0_TX_COUNT0_TX_Pos (0U)
  561. #define USB_COUNT0_TX_COUNT0_TX_Msk (0x3FFUL << USB_COUNT0_TX_COUNT0_TX_Pos) /*!< 0x000003FF */
  562. #define USB_COUNT0_TX_COUNT0_TX USB_COUNT0_TX_COUNT0_TX_Msk /*!< Transmission Byte Count 0 */
  563. /***************** Bit definition for USB_COUNT1_TX register ****************/
  564. #define USB_COUNT1_TX_COUNT1_TX_Pos (0U)
  565. #define USB_COUNT1_TX_COUNT1_TX_Msk (0x3FFUL << USB_COUNT1_TX_COUNT1_TX_Pos) /*!< 0x000003FF */
  566. #define USB_COUNT1_TX_COUNT1_TX USB_COUNT1_TX_COUNT1_TX_Msk /*!< Transmission Byte Count 1 */
  567. /***************** Bit definition for USB_COUNT2_TX register ****************/
  568. #define USB_COUNT2_TX_COUNT2_TX_Pos (0U)
  569. #define USB_COUNT2_TX_COUNT2_TX_Msk (0x3FFUL << USB_COUNT2_TX_COUNT2_TX_Pos) /*!< 0x000003FF */
  570. #define USB_COUNT2_TX_COUNT2_TX USB_COUNT2_TX_COUNT2_TX_Msk /*!< Transmission Byte Count 2 */
  571. /***************** Bit definition for USB_COUNT3_TX register ****************/
  572. #define USB_COUNT3_TX_COUNT3_TX_Pos (0U)
  573. #define USB_COUNT3_TX_COUNT3_TX_Msk (0x3FFUL << USB_COUNT3_TX_COUNT3_TX_Pos) /*!< 0x000003FF */
  574. #define USB_COUNT3_TX_COUNT3_TX USB_COUNT3_TX_COUNT3_TX_Msk /*!< Transmission Byte Count 3 */
  575. /***************** Bit definition for USB_COUNT4_TX register ****************/
  576. #define USB_COUNT4_TX_COUNT4_TX_Pos (0U)
  577. #define USB_COUNT4_TX_COUNT4_TX_Msk (0x3FFUL << USB_COUNT4_TX_COUNT4_TX_Pos) /*!< 0x000003FF */
  578. #define USB_COUNT4_TX_COUNT4_TX USB_COUNT4_TX_COUNT4_TX_Msk /*!< Transmission Byte Count 4 */
  579. /***************** Bit definition for USB_COUNT5_TX register ****************/
  580. #define USB_COUNT5_TX_COUNT5_TX_Pos (0U)
  581. #define USB_COUNT5_TX_COUNT5_TX_Msk (0x3FFUL << USB_COUNT5_TX_COUNT5_TX_Pos) /*!< 0x000003FF */
  582. #define USB_COUNT5_TX_COUNT5_TX USB_COUNT5_TX_COUNT5_TX_Msk /*!< Transmission Byte Count 5 */
  583. /***************** Bit definition for USB_COUNT6_TX register ****************/
  584. #define USB_COUNT6_TX_COUNT6_TX_Pos (0U)
  585. #define USB_COUNT6_TX_COUNT6_TX_Msk (0x3FFUL << USB_COUNT6_TX_COUNT6_TX_Pos) /*!< 0x000003FF */
  586. #define USB_COUNT6_TX_COUNT6_TX USB_COUNT6_TX_COUNT6_TX_Msk /*!< Transmission Byte Count 6 */
  587. /***************** Bit definition for USB_COUNT7_TX register ****************/
  588. #define USB_COUNT7_TX_COUNT7_TX_Pos (0U)
  589. #define USB_COUNT7_TX_COUNT7_TX_Msk (0x3FFUL << USB_COUNT7_TX_COUNT7_TX_Pos) /*!< 0x000003FF */
  590. #define USB_COUNT7_TX_COUNT7_TX USB_COUNT7_TX_COUNT7_TX_Msk /*!< Transmission Byte Count 7 */
  591. /*----------------------------------------------------------------------------*/
  592. /**************** Bit definition for USB_COUNT0_TX_0 register ***************/
  593. #define USB_COUNT0_TX_0_COUNT0_TX_0 0x000003FFU /*!< Transmission Byte Count 0 (low) */
  594. /**************** Bit definition for USB_COUNT0_TX_1 register ***************/
  595. #define USB_COUNT0_TX_1_COUNT0_TX_1 0x03FF0000U /*!< Transmission Byte Count 0 (high) */
  596. /**************** Bit definition for USB_COUNT1_TX_0 register ***************/
  597. #define USB_COUNT1_TX_0_COUNT1_TX_0 0x000003FFU /*!< Transmission Byte Count 1 (low) */
  598. /**************** Bit definition for USB_COUNT1_TX_1 register ***************/
  599. #define USB_COUNT1_TX_1_COUNT1_TX_1 0x03FF0000U /*!< Transmission Byte Count 1 (high) */
  600. /**************** Bit definition for USB_COUNT2_TX_0 register ***************/
  601. #define USB_COUNT2_TX_0_COUNT2_TX_0 0x000003FFU /*!< Transmission Byte Count 2 (low) */
  602. /**************** Bit definition for USB_COUNT2_TX_1 register ***************/
  603. #define USB_COUNT2_TX_1_COUNT2_TX_1 0x03FF0000U /*!< Transmission Byte Count 2 (high) */
  604. /**************** Bit definition for USB_COUNT3_TX_0 register ***************/
  605. #define USB_COUNT3_TX_0_COUNT3_TX_0 0x000003FFU /*!< Transmission Byte Count 3 (low) */
  606. /**************** Bit definition for USB_COUNT3_TX_1 register ***************/
  607. #define USB_COUNT3_TX_1_COUNT3_TX_1 0x03FF0000U /*!< Transmission Byte Count 3 (high) */
  608. /**************** Bit definition for USB_COUNT4_TX_0 register ***************/
  609. #define USB_COUNT4_TX_0_COUNT4_TX_0 0x000003FFU /*!< Transmission Byte Count 4 (low) */
  610. /**************** Bit definition for USB_COUNT4_TX_1 register ***************/
  611. #define USB_COUNT4_TX_1_COUNT4_TX_1 0x03FF0000U /*!< Transmission Byte Count 4 (high) */
  612. /**************** Bit definition for USB_COUNT5_TX_0 register ***************/
  613. #define USB_COUNT5_TX_0_COUNT5_TX_0 0x000003FFU /*!< Transmission Byte Count 5 (low) */
  614. /**************** Bit definition for USB_COUNT5_TX_1 register ***************/
  615. #define USB_COUNT5_TX_1_COUNT5_TX_1 0x03FF0000U /*!< Transmission Byte Count 5 (high) */
  616. /**************** Bit definition for USB_COUNT6_TX_0 register ***************/
  617. #define USB_COUNT6_TX_0_COUNT6_TX_0 0x000003FFU /*!< Transmission Byte Count 6 (low) */
  618. /**************** Bit definition for USB_COUNT6_TX_1 register ***************/
  619. #define USB_COUNT6_TX_1_COUNT6_TX_1 0x03FF0000U /*!< Transmission Byte Count 6 (high) */
  620. /**************** Bit definition for USB_COUNT7_TX_0 register ***************/
  621. #define USB_COUNT7_TX_0_COUNT7_TX_0 0x000003FFU /*!< Transmission Byte Count 7 (low) */
  622. /**************** Bit definition for USB_COUNT7_TX_1 register ***************/
  623. #define USB_COUNT7_TX_1_COUNT7_TX_1 0x03FF0000U /*!< Transmission Byte Count 7 (high) */
  624. /*----------------------------------------------------------------------------*/
  625. /***************** Bit definition for USB_ADDR0_RX register *****************/
  626. #define USB_ADDR0_RX_ADDR0_RX_Pos (1U)
  627. #define USB_ADDR0_RX_ADDR0_RX_Msk (0x7FFFUL << USB_ADDR0_RX_ADDR0_RX_Pos) /*!< 0x0000FFFE */
  628. #define USB_ADDR0_RX_ADDR0_RX USB_ADDR0_RX_ADDR0_RX_Msk /*!< Reception Buffer Address 0 */
  629. /***************** Bit definition for USB_ADDR1_RX register *****************/
  630. #define USB_ADDR1_RX_ADDR1_RX_Pos (1U)
  631. #define USB_ADDR1_RX_ADDR1_RX_Msk (0x7FFFUL << USB_ADDR1_RX_ADDR1_RX_Pos) /*!< 0x0000FFFE */
  632. #define USB_ADDR1_RX_ADDR1_RX USB_ADDR1_RX_ADDR1_RX_Msk /*!< Reception Buffer Address 1 */
  633. /***************** Bit definition for USB_ADDR2_RX register *****************/
  634. #define USB_ADDR2_RX_ADDR2_RX_Pos (1U)
  635. #define USB_ADDR2_RX_ADDR2_RX_Msk (0x7FFFUL << USB_ADDR2_RX_ADDR2_RX_Pos) /*!< 0x0000FFFE */
  636. #define USB_ADDR2_RX_ADDR2_RX USB_ADDR2_RX_ADDR2_RX_Msk /*!< Reception Buffer Address 2 */
  637. /***************** Bit definition for USB_ADDR3_RX register *****************/
  638. #define USB_ADDR3_RX_ADDR3_RX_Pos (1U)
  639. #define USB_ADDR3_RX_ADDR3_RX_Msk (0x7FFFUL << USB_ADDR3_RX_ADDR3_RX_Pos) /*!< 0x0000FFFE */
  640. #define USB_ADDR3_RX_ADDR3_RX USB_ADDR3_RX_ADDR3_RX_Msk /*!< Reception Buffer Address 3 */
  641. /***************** Bit definition for USB_ADDR4_RX register *****************/
  642. #define USB_ADDR4_RX_ADDR4_RX_Pos (1U)
  643. #define USB_ADDR4_RX_ADDR4_RX_Msk (0x7FFFUL << USB_ADDR4_RX_ADDR4_RX_Pos) /*!< 0x0000FFFE */
  644. #define USB_ADDR4_RX_ADDR4_RX USB_ADDR4_RX_ADDR4_RX_Msk /*!< Reception Buffer Address 4 */
  645. /***************** Bit definition for USB_ADDR5_RX register *****************/
  646. #define USB_ADDR5_RX_ADDR5_RX_Pos (1U)
  647. #define USB_ADDR5_RX_ADDR5_RX_Msk (0x7FFFUL << USB_ADDR5_RX_ADDR5_RX_Pos) /*!< 0x0000FFFE */
  648. #define USB_ADDR5_RX_ADDR5_RX USB_ADDR5_RX_ADDR5_RX_Msk /*!< Reception Buffer Address 5 */
  649. /***************** Bit definition for USB_ADDR6_RX register *****************/
  650. #define USB_ADDR6_RX_ADDR6_RX_Pos (1U)
  651. #define USB_ADDR6_RX_ADDR6_RX_Msk (0x7FFFUL << USB_ADDR6_RX_ADDR6_RX_Pos) /*!< 0x0000FFFE */
  652. #define USB_ADDR6_RX_ADDR6_RX USB_ADDR6_RX_ADDR6_RX_Msk /*!< Reception Buffer Address 6 */
  653. /***************** Bit definition for USB_ADDR7_RX register *****************/
  654. #define USB_ADDR7_RX_ADDR7_RX_Pos (1U)
  655. #define USB_ADDR7_RX_ADDR7_RX_Msk (0x7FFFUL << USB_ADDR7_RX_ADDR7_RX_Pos) /*!< 0x0000FFFE */
  656. #define USB_ADDR7_RX_ADDR7_RX USB_ADDR7_RX_ADDR7_RX_Msk /*!< Reception Buffer Address 7 */
  657. /*----------------------------------------------------------------------------*/
  658. /***************** Bit definition for USB_COUNT0_RX register ****************/
  659. #define USB_COUNT0_RX_COUNT0_RX_Pos (0U)
  660. #define USB_COUNT0_RX_COUNT0_RX_Msk (0x3FFUL << USB_COUNT0_RX_COUNT0_RX_Pos) /*!< 0x000003FF */
  661. #define USB_COUNT0_RX_COUNT0_RX USB_COUNT0_RX_COUNT0_RX_Msk /*!< Reception Byte Count */
  662. #define USB_COUNT0_RX_NUM_BLOCK_Pos (10U)
  663. #define USB_COUNT0_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  664. #define USB_COUNT0_RX_NUM_BLOCK USB_COUNT0_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  665. #define USB_COUNT0_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  666. #define USB_COUNT0_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  667. #define USB_COUNT0_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  668. #define USB_COUNT0_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  669. #define USB_COUNT0_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT0_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  670. #define USB_COUNT0_RX_BLSIZE_Pos (15U)
  671. #define USB_COUNT0_RX_BLSIZE_Msk (0x1UL << USB_COUNT0_RX_BLSIZE_Pos) /*!< 0x00008000 */
  672. #define USB_COUNT0_RX_BLSIZE USB_COUNT0_RX_BLSIZE_Msk /*!< BLock SIZE */
  673. /***************** Bit definition for USB_COUNT1_RX register ****************/
  674. #define USB_COUNT1_RX_COUNT1_RX_Pos (0U)
  675. #define USB_COUNT1_RX_COUNT1_RX_Msk (0x3FFUL << USB_COUNT1_RX_COUNT1_RX_Pos) /*!< 0x000003FF */
  676. #define USB_COUNT1_RX_COUNT1_RX USB_COUNT1_RX_COUNT1_RX_Msk /*!< Reception Byte Count */
  677. #define USB_COUNT1_RX_NUM_BLOCK_Pos (10U)
  678. #define USB_COUNT1_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  679. #define USB_COUNT1_RX_NUM_BLOCK USB_COUNT1_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  680. #define USB_COUNT1_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  681. #define USB_COUNT1_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  682. #define USB_COUNT1_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  683. #define USB_COUNT1_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  684. #define USB_COUNT1_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT1_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  685. #define USB_COUNT1_RX_BLSIZE_Pos (15U)
  686. #define USB_COUNT1_RX_BLSIZE_Msk (0x1UL << USB_COUNT1_RX_BLSIZE_Pos) /*!< 0x00008000 */
  687. #define USB_COUNT1_RX_BLSIZE USB_COUNT1_RX_BLSIZE_Msk /*!< BLock SIZE */
  688. /***************** Bit definition for USB_COUNT2_RX register ****************/
  689. #define USB_COUNT2_RX_COUNT2_RX_Pos (0U)
  690. #define USB_COUNT2_RX_COUNT2_RX_Msk (0x3FFUL << USB_COUNT2_RX_COUNT2_RX_Pos) /*!< 0x000003FF */
  691. #define USB_COUNT2_RX_COUNT2_RX USB_COUNT2_RX_COUNT2_RX_Msk /*!< Reception Byte Count */
  692. #define USB_COUNT2_RX_NUM_BLOCK_Pos (10U)
  693. #define USB_COUNT2_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  694. #define USB_COUNT2_RX_NUM_BLOCK USB_COUNT2_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  695. #define USB_COUNT2_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  696. #define USB_COUNT2_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  697. #define USB_COUNT2_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  698. #define USB_COUNT2_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  699. #define USB_COUNT2_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT2_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  700. #define USB_COUNT2_RX_BLSIZE_Pos (15U)
  701. #define USB_COUNT2_RX_BLSIZE_Msk (0x1UL << USB_COUNT2_RX_BLSIZE_Pos) /*!< 0x00008000 */
  702. #define USB_COUNT2_RX_BLSIZE USB_COUNT2_RX_BLSIZE_Msk /*!< BLock SIZE */
  703. /***************** Bit definition for USB_COUNT3_RX register ****************/
  704. #define USB_COUNT3_RX_COUNT3_RX_Pos (0U)
  705. #define USB_COUNT3_RX_COUNT3_RX_Msk (0x3FFUL << USB_COUNT3_RX_COUNT3_RX_Pos) /*!< 0x000003FF */
  706. #define USB_COUNT3_RX_COUNT3_RX USB_COUNT3_RX_COUNT3_RX_Msk /*!< Reception Byte Count */
  707. #define USB_COUNT3_RX_NUM_BLOCK_Pos (10U)
  708. #define USB_COUNT3_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  709. #define USB_COUNT3_RX_NUM_BLOCK USB_COUNT3_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  710. #define USB_COUNT3_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  711. #define USB_COUNT3_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  712. #define USB_COUNT3_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  713. #define USB_COUNT3_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  714. #define USB_COUNT3_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT3_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  715. #define USB_COUNT3_RX_BLSIZE_Pos (15U)
  716. #define USB_COUNT3_RX_BLSIZE_Msk (0x1UL << USB_COUNT3_RX_BLSIZE_Pos) /*!< 0x00008000 */
  717. #define USB_COUNT3_RX_BLSIZE USB_COUNT3_RX_BLSIZE_Msk /*!< BLock SIZE */
  718. /***************** Bit definition for USB_COUNT4_RX register ****************/
  719. #define USB_COUNT4_RX_COUNT4_RX_Pos (0U)
  720. #define USB_COUNT4_RX_COUNT4_RX_Msk (0x3FFUL << USB_COUNT4_RX_COUNT4_RX_Pos) /*!< 0x000003FF */
  721. #define USB_COUNT4_RX_COUNT4_RX USB_COUNT4_RX_COUNT4_RX_Msk /*!< Reception Byte Count */
  722. #define USB_COUNT4_RX_NUM_BLOCK_Pos (10U)
  723. #define USB_COUNT4_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  724. #define USB_COUNT4_RX_NUM_BLOCK USB_COUNT4_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  725. #define USB_COUNT4_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  726. #define USB_COUNT4_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  727. #define USB_COUNT4_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  728. #define USB_COUNT4_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  729. #define USB_COUNT4_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT4_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  730. #define USB_COUNT4_RX_BLSIZE_Pos (15U)
  731. #define USB_COUNT4_RX_BLSIZE_Msk (0x1UL << USB_COUNT4_RX_BLSIZE_Pos) /*!< 0x00008000 */
  732. #define USB_COUNT4_RX_BLSIZE USB_COUNT4_RX_BLSIZE_Msk /*!< BLock SIZE */
  733. /***************** Bit definition for USB_COUNT5_RX register ****************/
  734. #define USB_COUNT5_RX_COUNT5_RX_Pos (0U)
  735. #define USB_COUNT5_RX_COUNT5_RX_Msk (0x3FFUL << USB_COUNT5_RX_COUNT5_RX_Pos) /*!< 0x000003FF */
  736. #define USB_COUNT5_RX_COUNT5_RX USB_COUNT5_RX_COUNT5_RX_Msk /*!< Reception Byte Count */
  737. #define USB_COUNT5_RX_NUM_BLOCK_Pos (10U)
  738. #define USB_COUNT5_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  739. #define USB_COUNT5_RX_NUM_BLOCK USB_COUNT5_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  740. #define USB_COUNT5_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  741. #define USB_COUNT5_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  742. #define USB_COUNT5_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  743. #define USB_COUNT5_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  744. #define USB_COUNT5_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT5_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  745. #define USB_COUNT5_RX_BLSIZE_Pos (15U)
  746. #define USB_COUNT5_RX_BLSIZE_Msk (0x1UL << USB_COUNT5_RX_BLSIZE_Pos) /*!< 0x00008000 */
  747. #define USB_COUNT5_RX_BLSIZE USB_COUNT5_RX_BLSIZE_Msk /*!< BLock SIZE */
  748. /***************** Bit definition for USB_COUNT6_RX register ****************/
  749. #define USB_COUNT6_RX_COUNT6_RX_Pos (0U)
  750. #define USB_COUNT6_RX_COUNT6_RX_Msk (0x3FFUL << USB_COUNT6_RX_COUNT6_RX_Pos) /*!< 0x000003FF */
  751. #define USB_COUNT6_RX_COUNT6_RX USB_COUNT6_RX_COUNT6_RX_Msk /*!< Reception Byte Count */
  752. #define USB_COUNT6_RX_NUM_BLOCK_Pos (10U)
  753. #define USB_COUNT6_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  754. #define USB_COUNT6_RX_NUM_BLOCK USB_COUNT6_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  755. #define USB_COUNT6_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  756. #define USB_COUNT6_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  757. #define USB_COUNT6_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  758. #define USB_COUNT6_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  759. #define USB_COUNT6_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT6_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  760. #define USB_COUNT6_RX_BLSIZE_Pos (15U)
  761. #define USB_COUNT6_RX_BLSIZE_Msk (0x1UL << USB_COUNT6_RX_BLSIZE_Pos) /*!< 0x00008000 */
  762. #define USB_COUNT6_RX_BLSIZE USB_COUNT6_RX_BLSIZE_Msk /*!< BLock SIZE */
  763. /***************** Bit definition for USB_COUNT7_RX register ****************/
  764. #define USB_COUNT7_RX_COUNT7_RX_Pos (0U)
  765. #define USB_COUNT7_RX_COUNT7_RX_Msk (0x3FFUL << USB_COUNT7_RX_COUNT7_RX_Pos) /*!< 0x000003FF */
  766. #define USB_COUNT7_RX_COUNT7_RX USB_COUNT7_RX_COUNT7_RX_Msk /*!< Reception Byte Count */
  767. #define USB_COUNT7_RX_NUM_BLOCK_Pos (10U)
  768. #define USB_COUNT7_RX_NUM_BLOCK_Msk (0x1FUL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00007C00 */
  769. #define USB_COUNT7_RX_NUM_BLOCK USB_COUNT7_RX_NUM_BLOCK_Msk /*!< NUM_BLOCK[4:0] bits (Number of blocks) */
  770. #define USB_COUNT7_RX_NUM_BLOCK_0 (0x01UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000400 */
  771. #define USB_COUNT7_RX_NUM_BLOCK_1 (0x02UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00000800 */
  772. #define USB_COUNT7_RX_NUM_BLOCK_2 (0x04UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00001000 */
  773. #define USB_COUNT7_RX_NUM_BLOCK_3 (0x08UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00002000 */
  774. #define USB_COUNT7_RX_NUM_BLOCK_4 (0x10UL << USB_COUNT7_RX_NUM_BLOCK_Pos) /*!< 0x00004000 */
  775. #define USB_COUNT7_RX_BLSIZE_Pos (15U)
  776. #define USB_COUNT7_RX_BLSIZE_Msk (0x1UL << USB_COUNT7_RX_BLSIZE_Pos) /*!< 0x00008000 */
  777. #define USB_COUNT7_RX_BLSIZE USB_COUNT7_RX_BLSIZE_Msk /*!< BLock SIZE */
  778. /*----------------------------------------------------------------------------*/
  779. /**************** Bit definition for USB_COUNT0_RX_0 register ***************/
  780. #define USB_COUNT0_RX_0_COUNT0_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  781. #define USB_COUNT0_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  782. #define USB_COUNT0_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  783. #define USB_COUNT0_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  784. #define USB_COUNT0_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  785. #define USB_COUNT0_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  786. #define USB_COUNT0_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  787. #define USB_COUNT0_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  788. /**************** Bit definition for USB_COUNT0_RX_1 register ***************/
  789. #define USB_COUNT0_RX_1_COUNT0_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  790. #define USB_COUNT0_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  791. #define USB_COUNT0_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 1 */
  792. #define USB_COUNT0_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  793. #define USB_COUNT0_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  794. #define USB_COUNT0_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  795. #define USB_COUNT0_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  796. #define USB_COUNT0_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  797. /**************** Bit definition for USB_COUNT1_RX_0 register ***************/
  798. #define USB_COUNT1_RX_0_COUNT1_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  799. #define USB_COUNT1_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  800. #define USB_COUNT1_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  801. #define USB_COUNT1_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  802. #define USB_COUNT1_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  803. #define USB_COUNT1_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  804. #define USB_COUNT1_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  805. #define USB_COUNT1_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  806. /**************** Bit definition for USB_COUNT1_RX_1 register ***************/
  807. #define USB_COUNT1_RX_1_COUNT1_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  808. #define USB_COUNT1_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  809. #define USB_COUNT1_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  810. #define USB_COUNT1_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  811. #define USB_COUNT1_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  812. #define USB_COUNT1_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  813. #define USB_COUNT1_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  814. #define USB_COUNT1_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  815. /**************** Bit definition for USB_COUNT2_RX_0 register ***************/
  816. #define USB_COUNT2_RX_0_COUNT2_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  817. #define USB_COUNT2_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  818. #define USB_COUNT2_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  819. #define USB_COUNT2_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  820. #define USB_COUNT2_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  821. #define USB_COUNT2_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  822. #define USB_COUNT2_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  823. #define USB_COUNT2_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  824. /**************** Bit definition for USB_COUNT2_RX_1 register ***************/
  825. #define USB_COUNT2_RX_1_COUNT2_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  826. #define USB_COUNT2_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  827. #define USB_COUNT2_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  828. #define USB_COUNT2_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  829. #define USB_COUNT2_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  830. #define USB_COUNT2_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  831. #define USB_COUNT2_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  832. #define USB_COUNT2_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  833. /**************** Bit definition for USB_COUNT3_RX_0 register ***************/
  834. #define USB_COUNT3_RX_0_COUNT3_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  835. #define USB_COUNT3_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  836. #define USB_COUNT3_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  837. #define USB_COUNT3_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  838. #define USB_COUNT3_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  839. #define USB_COUNT3_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  840. #define USB_COUNT3_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  841. #define USB_COUNT3_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  842. /**************** Bit definition for USB_COUNT3_RX_1 register ***************/
  843. #define USB_COUNT3_RX_1_COUNT3_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  844. #define USB_COUNT3_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  845. #define USB_COUNT3_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  846. #define USB_COUNT3_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  847. #define USB_COUNT3_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  848. #define USB_COUNT3_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  849. #define USB_COUNT3_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  850. #define USB_COUNT3_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  851. /**************** Bit definition for USB_COUNT4_RX_0 register ***************/
  852. #define USB_COUNT4_RX_0_COUNT4_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  853. #define USB_COUNT4_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  854. #define USB_COUNT4_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  855. #define USB_COUNT4_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  856. #define USB_COUNT4_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  857. #define USB_COUNT4_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  858. #define USB_COUNT4_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  859. #define USB_COUNT4_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  860. /**************** Bit definition for USB_COUNT4_RX_1 register ***************/
  861. #define USB_COUNT4_RX_1_COUNT4_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  862. #define USB_COUNT4_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  863. #define USB_COUNT4_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  864. #define USB_COUNT4_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  865. #define USB_COUNT4_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  866. #define USB_COUNT4_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  867. #define USB_COUNT4_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  868. #define USB_COUNT4_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  869. /**************** Bit definition for USB_COUNT5_RX_0 register ***************/
  870. #define USB_COUNT5_RX_0_COUNT5_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  871. #define USB_COUNT5_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  872. #define USB_COUNT5_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  873. #define USB_COUNT5_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  874. #define USB_COUNT5_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  875. #define USB_COUNT5_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  876. #define USB_COUNT5_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  877. #define USB_COUNT5_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  878. /**************** Bit definition for USB_COUNT5_RX_1 register ***************/
  879. #define USB_COUNT5_RX_1_COUNT5_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  880. #define USB_COUNT5_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  881. #define USB_COUNT5_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  882. #define USB_COUNT5_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  883. #define USB_COUNT5_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  884. #define USB_COUNT5_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  885. #define USB_COUNT5_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  886. #define USB_COUNT5_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  887. /*************** Bit definition for USB_COUNT6_RX_0 register ***************/
  888. #define USB_COUNT6_RX_0_COUNT6_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  889. #define USB_COUNT6_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  890. #define USB_COUNT6_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  891. #define USB_COUNT6_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  892. #define USB_COUNT6_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  893. #define USB_COUNT6_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  894. #define USB_COUNT6_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  895. #define USB_COUNT6_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  896. /**************** Bit definition for USB_COUNT6_RX_1 register ***************/
  897. #define USB_COUNT6_RX_1_COUNT6_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  898. #define USB_COUNT6_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  899. #define USB_COUNT6_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  900. #define USB_COUNT6_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  901. #define USB_COUNT6_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  902. #define USB_COUNT6_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  903. #define USB_COUNT6_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  904. #define USB_COUNT6_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  905. /*************** Bit definition for USB_COUNT7_RX_0 register ****************/
  906. #define USB_COUNT7_RX_0_COUNT7_RX_0 0x000003FFU /*!< Reception Byte Count (low) */
  907. #define USB_COUNT7_RX_0_NUM_BLOCK_0 0x00007C00U /*!< NUM_BLOCK_0[4:0] bits (Number of blocks) (low) */
  908. #define USB_COUNT7_RX_0_NUM_BLOCK_0_0 0x00000400U /*!< Bit 0 */
  909. #define USB_COUNT7_RX_0_NUM_BLOCK_0_1 0x00000800U /*!< Bit 1 */
  910. #define USB_COUNT7_RX_0_NUM_BLOCK_0_2 0x00001000U /*!< Bit 2 */
  911. #define USB_COUNT7_RX_0_NUM_BLOCK_0_3 0x00002000U /*!< Bit 3 */
  912. #define USB_COUNT7_RX_0_NUM_BLOCK_0_4 0x00004000U /*!< Bit 4 */
  913. #define USB_COUNT7_RX_0_BLSIZE_0 0x00008000U /*!< BLock SIZE (low) */
  914. /*************** Bit definition for USB_COUNT7_RX_1 register ****************/
  915. #define USB_COUNT7_RX_1_COUNT7_RX_1 0x03FF0000U /*!< Reception Byte Count (high) */
  916. #define USB_COUNT7_RX_1_NUM_BLOCK_1 0x7C000000U /*!< NUM_BLOCK_1[4:0] bits (Number of blocks) (high) */
  917. #define USB_COUNT7_RX_1_NUM_BLOCK_1_0 0x04000000U /*!< Bit 0 */
  918. #define USB_COUNT7_RX_1_NUM_BLOCK_1_1 0x08000000U /*!< Bit 1 */
  919. #define USB_COUNT7_RX_1_NUM_BLOCK_1_2 0x10000000U /*!< Bit 2 */
  920. #define USB_COUNT7_RX_1_NUM_BLOCK_1_3 0x20000000U /*!< Bit 3 */
  921. #define USB_COUNT7_RX_1_NUM_BLOCK_1_4 0x40000000U /*!< Bit 4 */
  922. #define USB_COUNT7_RX_1_BLSIZE_1 0x80000000U /*!< BLock SIZE (high) */
  923. /** @defgroup USB_LL_EP0_MPS USB Low Layer EP0 MPS
  924. * @{
  925. */
  926. #define EP_MPS_64 0U
  927. #define EP_MPS_32 1U
  928. #define EP_MPS_16 2U
  929. #define EP_MPS_8 3U
  930. /**
  931. * @}
  932. */
  933. /** @defgroup USB_LL_EP_Type USB Low Layer EP Type
  934. * @{
  935. */
  936. #define EP_TYPE_CTRL 0U
  937. #define EP_TYPE_ISOC 1U
  938. #define EP_TYPE_BULK 2U
  939. #define EP_TYPE_INTR 3U
  940. #define EP_TYPE_MSK 3U
  941. /**
  942. * @}
  943. */
  944. /** @defgroup USB_LL Device Speed
  945. * @{
  946. */
  947. #define USBD_FS_SPEED 2U
  948. /**
  949. * @}
  950. */
  951. #define BTABLE_ADDRESS 0x000U
  952. #define PMA_ACCESS 2U
  953. /******************** Bit definition for USB_COUNTn_RX register *************/
  954. #define USB_CNTRX_NBLK_MSK (0x1FU << 10)
  955. #define USB_CNTRX_BLSIZE (0x1U << 15)
  956. /* SetENDPOINT */
  957. #define PCD_SET_ENDPOINT(USBx, bEpNum, wRegValue) (*(__IO uint16_t *)(&(USBx)->EP0R + ((bEpNum) * 2U)) = (uint16_t)(wRegValue))
  958. /* GetENDPOINT */
  959. #define PCD_GET_ENDPOINT(USBx, bEpNum) (*(__IO uint16_t *)(&(USBx)->EP0R + ((bEpNum) * 2U)))
  960. /**
  961. * @brief sets the type in the endpoint register(bits EP_TYPE[1:0])
  962. * @param USBx USB peripheral instance register address.
  963. * @param bEpNum Endpoint Number.
  964. * @param wType Endpoint Type.
  965. * @retval None
  966. */
  967. #define PCD_SET_EPTYPE(USBx, bEpNum, wType) (PCD_SET_ENDPOINT((USBx), (bEpNum), ((PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EP_T_MASK) | (wType) | USB_EP_CTR_TX | USB_EP_CTR_RX)))
  968. /**
  969. * @brief gets the type in the endpoint register(bits EP_TYPE[1:0])
  970. * @param USBx USB peripheral instance register address.
  971. * @param bEpNum Endpoint Number.
  972. * @retval Endpoint Type
  973. */
  974. #define PCD_GET_EPTYPE(USBx, bEpNum) (PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EP_T_FIELD)
  975. /**
  976. * @brief free buffer used from the application realizing it to the line
  977. * toggles bit SW_BUF in the double buffered endpoint register
  978. * @param USBx USB device.
  979. * @param bEpNum, bDir
  980. * @retval None
  981. */
  982. #define PCD_FreeUserBuffer(USBx, bEpNum, bDir) \
  983. do { \
  984. if ((bDir) == 0U) \
  985. { \
  986. /* OUT double buffered endpoint */ \
  987. PCD_TX_DTOG((USBx), (bEpNum)); \
  988. } \
  989. else if ((bDir) == 1U) \
  990. { \
  991. /* IN double buffered endpoint */ \
  992. PCD_RX_DTOG((USBx), (bEpNum)); \
  993. } \
  994. } while(0)
  995. /**
  996. * @brief sets the status for tx transfer (bits STAT_TX[1:0]).
  997. * @param USBx USB peripheral instance register address.
  998. * @param bEpNum Endpoint Number.
  999. * @param wState new state
  1000. * @retval None
  1001. */
  1002. #define PCD_SET_EP_TX_STATUS(USBx, bEpNum, wState) \
  1003. do { \
  1004. uint16_t _wRegVal; \
  1005. \
  1006. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPTX_DTOGMASK; \
  1007. /* toggle first bit ? */ \
  1008. if ((USB_EPTX_DTOG1 & (wState))!= 0U) \
  1009. { \
  1010. _wRegVal ^= USB_EPTX_DTOG1; \
  1011. } \
  1012. /* toggle second bit ? */ \
  1013. if ((USB_EPTX_DTOG2 & (wState))!= 0U) \
  1014. { \
  1015. _wRegVal ^= USB_EPTX_DTOG2; \
  1016. } \
  1017. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_RX | USB_EP_CTR_TX)); \
  1018. } while(0) /* PCD_SET_EP_TX_STATUS */
  1019. /**
  1020. * @brief sets the status for rx transfer (bits STAT_TX[1:0])
  1021. * @param USBx USB peripheral instance register address.
  1022. * @param bEpNum Endpoint Number.
  1023. * @param wState new state
  1024. * @retval None
  1025. */
  1026. #define PCD_SET_EP_RX_STATUS(USBx, bEpNum,wState) \
  1027. do { \
  1028. uint16_t _wRegVal; \
  1029. \
  1030. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPRX_DTOGMASK; \
  1031. /* toggle first bit ? */ \
  1032. if ((USB_EPRX_DTOG1 & (wState))!= 0U) \
  1033. { \
  1034. _wRegVal ^= USB_EPRX_DTOG1; \
  1035. } \
  1036. /* toggle second bit ? */ \
  1037. if ((USB_EPRX_DTOG2 & (wState))!= 0U) \
  1038. { \
  1039. _wRegVal ^= USB_EPRX_DTOG2; \
  1040. } \
  1041. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_RX | USB_EP_CTR_TX)); \
  1042. } while(0) /* PCD_SET_EP_RX_STATUS */
  1043. /**
  1044. * @brief sets the status for rx & tx (bits STAT_TX[1:0] & STAT_RX[1:0])
  1045. * @param USBx USB peripheral instance register address.
  1046. * @param bEpNum Endpoint Number.
  1047. * @param wStaterx new state.
  1048. * @param wStatetx new state.
  1049. * @retval None
  1050. */
  1051. #define PCD_SET_EP_TXRX_STATUS(USBx, bEpNum, wStaterx, wStatetx) \
  1052. do { \
  1053. uint16_t _wRegVal; \
  1054. \
  1055. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & (USB_EPRX_DTOGMASK | USB_EPTX_STAT); \
  1056. /* toggle first bit ? */ \
  1057. if ((USB_EPRX_DTOG1 & (wStaterx))!= 0U) \
  1058. { \
  1059. _wRegVal ^= USB_EPRX_DTOG1; \
  1060. } \
  1061. /* toggle second bit ? */ \
  1062. if ((USB_EPRX_DTOG2 & (wStaterx))!= 0U) \
  1063. { \
  1064. _wRegVal ^= USB_EPRX_DTOG2; \
  1065. } \
  1066. /* toggle first bit ? */ \
  1067. if ((USB_EPTX_DTOG1 & (wStatetx))!= 0U) \
  1068. { \
  1069. _wRegVal ^= USB_EPTX_DTOG1; \
  1070. } \
  1071. /* toggle second bit ? */ \
  1072. if ((USB_EPTX_DTOG2 & (wStatetx))!= 0U) \
  1073. { \
  1074. _wRegVal ^= USB_EPTX_DTOG2; \
  1075. } \
  1076. \
  1077. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_RX | USB_EP_CTR_TX)); \
  1078. } while(0) /* PCD_SET_EP_TXRX_STATUS */
  1079. /**
  1080. * @brief gets the status for tx/rx transfer (bits STAT_TX[1:0]
  1081. * /STAT_RX[1:0])
  1082. * @param USBx USB peripheral instance register address.
  1083. * @param bEpNum Endpoint Number.
  1084. * @retval status
  1085. */
  1086. #define PCD_GET_EP_TX_STATUS(USBx, bEpNum) ((uint16_t)PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPTX_STAT)
  1087. #define PCD_GET_EP_RX_STATUS(USBx, bEpNum) ((uint16_t)PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPRX_STAT)
  1088. /**
  1089. * @brief sets directly the VALID tx/rx-status into the endpoint register
  1090. * @param USBx USB peripheral instance register address.
  1091. * @param bEpNum Endpoint Number.
  1092. * @retval None
  1093. */
  1094. #define PCD_SET_EP_TX_VALID(USBx, bEpNum) (PCD_SET_EP_TX_STATUS((USBx), (bEpNum), USB_EP_TX_VALID))
  1095. #define PCD_SET_EP_RX_VALID(USBx, bEpNum) (PCD_SET_EP_RX_STATUS((USBx), (bEpNum), USB_EP_RX_VALID))
  1096. /**
  1097. * @brief checks stall condition in an endpoint.
  1098. * @param USBx USB peripheral instance register address.
  1099. * @param bEpNum Endpoint Number.
  1100. * @retval TRUE = endpoint in stall condition.
  1101. */
  1102. #define PCD_GET_EP_TX_STALL_STATUS(USBx, bEpNum) (PCD_GET_EP_TX_STATUS((USBx), (bEpNum)) == USB_EP_TX_STALL)
  1103. #define PCD_GET_EP_RX_STALL_STATUS(USBx, bEpNum) (PCD_GET_EP_RX_STATUS((USBx), (bEpNum)) == USB_EP_RX_STALL)
  1104. /**
  1105. * @brief set & clear EP_KIND bit.
  1106. * @param USBx USB peripheral instance register address.
  1107. * @param bEpNum Endpoint Number.
  1108. * @retval None
  1109. */
  1110. #define PCD_SET_EP_KIND(USBx, bEpNum) \
  1111. do { \
  1112. uint16_t _wRegVal; \
  1113. \
  1114. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPREG_MASK; \
  1115. \
  1116. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_RX | USB_EP_CTR_TX | USB_EP_KIND)); \
  1117. } while(0) /* PCD_SET_EP_KIND */
  1118. #define PCD_CLEAR_EP_KIND(USBx, bEpNum) \
  1119. do { \
  1120. uint16_t _wRegVal; \
  1121. \
  1122. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPKIND_MASK; \
  1123. \
  1124. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_RX | USB_EP_CTR_TX)); \
  1125. } while(0) /* PCD_CLEAR_EP_KIND */
  1126. /**
  1127. * @brief Sets/clears directly STATUS_OUT bit in the endpoint register.
  1128. * @param USBx USB peripheral instance register address.
  1129. * @param bEpNum Endpoint Number.
  1130. * @retval None
  1131. */
  1132. #define PCD_SET_OUT_STATUS(USBx, bEpNum) PCD_SET_EP_KIND((USBx), (bEpNum))
  1133. #define PCD_CLEAR_OUT_STATUS(USBx, bEpNum) PCD_CLEAR_EP_KIND((USBx), (bEpNum))
  1134. /**
  1135. * @brief Sets/clears directly EP_KIND bit in the endpoint register.
  1136. * @param USBx USB peripheral instance register address.
  1137. * @param bEpNum Endpoint Number.
  1138. * @retval None
  1139. */
  1140. #define PCD_SET_EP_DBUF(USBx, bEpNum) PCD_SET_EP_KIND((USBx), (bEpNum))
  1141. #define PCD_CLEAR_EP_DBUF(USBx, bEpNum) PCD_CLEAR_EP_KIND((USBx), (bEpNum))
  1142. /**
  1143. * @brief Clears bit CTR_RX / CTR_TX in the endpoint register.
  1144. * @param USBx USB peripheral instance register address.
  1145. * @param bEpNum Endpoint Number.
  1146. * @retval None
  1147. */
  1148. #define PCD_CLEAR_RX_EP_CTR(USBx, bEpNum) \
  1149. do { \
  1150. uint16_t _wRegVal; \
  1151. \
  1152. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & (0x7FFFU & USB_EPREG_MASK); \
  1153. \
  1154. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_TX)); \
  1155. } while(0) /* PCD_CLEAR_RX_EP_CTR */
  1156. #define PCD_CLEAR_TX_EP_CTR(USBx, bEpNum) \
  1157. do { \
  1158. uint16_t _wRegVal; \
  1159. \
  1160. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & (0xFF7FU & USB_EPREG_MASK); \
  1161. \
  1162. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_RX)); \
  1163. } while(0) /* PCD_CLEAR_TX_EP_CTR */
  1164. /**
  1165. * @brief Toggles DTOG_RX / DTOG_TX bit in the endpoint register.
  1166. * @param USBx USB peripheral instance register address.
  1167. * @param bEpNum Endpoint Number.
  1168. * @retval None
  1169. */
  1170. #define PCD_RX_DTOG(USBx, bEpNum) \
  1171. do { \
  1172. uint16_t _wEPVal; \
  1173. \
  1174. _wEPVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPREG_MASK; \
  1175. \
  1176. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wEPVal | USB_EP_CTR_RX | USB_EP_CTR_TX | USB_EP_DTOG_RX)); \
  1177. } while(0) /* PCD_RX_DTOG */
  1178. #define PCD_TX_DTOG(USBx, bEpNum) \
  1179. do { \
  1180. uint16_t _wEPVal; \
  1181. \
  1182. _wEPVal = PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPREG_MASK; \
  1183. \
  1184. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wEPVal | USB_EP_CTR_RX | USB_EP_CTR_TX | USB_EP_DTOG_TX)); \
  1185. } while(0) /* PCD_TX_DTOG */
  1186. /**
  1187. * @brief Clears DTOG_RX / DTOG_TX bit in the endpoint register.
  1188. * @param USBx USB peripheral instance register address.
  1189. * @param bEpNum Endpoint Number.
  1190. * @retval None
  1191. */
  1192. #define PCD_CLEAR_RX_DTOG(USBx, bEpNum) \
  1193. do { \
  1194. uint16_t _wRegVal; \
  1195. \
  1196. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)); \
  1197. \
  1198. if ((_wRegVal & USB_EP_DTOG_RX) != 0U)\
  1199. { \
  1200. PCD_RX_DTOG((USBx), (bEpNum)); \
  1201. } \
  1202. } while(0) /* PCD_CLEAR_RX_DTOG */
  1203. #define PCD_CLEAR_TX_DTOG(USBx, bEpNum) \
  1204. do { \
  1205. uint16_t _wRegVal; \
  1206. \
  1207. _wRegVal = PCD_GET_ENDPOINT((USBx), (bEpNum)); \
  1208. \
  1209. if ((_wRegVal & USB_EP_DTOG_TX) != 0U)\
  1210. { \
  1211. PCD_TX_DTOG((USBx), (bEpNum)); \
  1212. } \
  1213. } while(0) /* PCD_CLEAR_TX_DTOG */
  1214. /**
  1215. * @brief Sets address in an endpoint register.
  1216. * @param USBx USB peripheral instance register address.
  1217. * @param bEpNum Endpoint Number.
  1218. * @param bAddr Address.
  1219. * @retval None
  1220. */
  1221. #define PCD_SET_EP_ADDRESS(USBx, bEpNum, bAddr) \
  1222. do { \
  1223. uint16_t _wRegVal; \
  1224. \
  1225. _wRegVal = (PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPREG_MASK) | (bAddr); \
  1226. \
  1227. PCD_SET_ENDPOINT((USBx), (bEpNum), (_wRegVal | USB_EP_CTR_RX | USB_EP_CTR_TX)); \
  1228. } while(0) /* PCD_SET_EP_ADDRESS */
  1229. /**
  1230. * @brief Gets address in an endpoint register.
  1231. * @param USBx USB peripheral instance register address.
  1232. * @param bEpNum Endpoint Number.
  1233. * @retval None
  1234. */
  1235. #define PCD_GET_EP_ADDRESS(USBx, bEpNum) ((uint8_t)(PCD_GET_ENDPOINT((USBx), (bEpNum)) & USB_EPADDR_FIELD))
  1236. #define PCD_EP_TX_CNT(USBx, bEpNum) ((uint16_t *)((((uint32_t)(USBx)->BTABLE + ((uint32_t)(bEpNum) * 8U) + 2U) * PMA_ACCESS) + ((uint32_t)(USBx) + 0x400U)))
  1237. #define PCD_EP_RX_CNT(USBx, bEpNum) ((uint16_t *)((((uint32_t)(USBx)->BTABLE + ((uint32_t)(bEpNum) * 8U) + 6U) * PMA_ACCESS) + ((uint32_t)(USBx) + 0x400U)))
  1238. /**
  1239. * @brief sets address of the tx/rx buffer.
  1240. * @param USBx USB peripheral instance register address.
  1241. * @param bEpNum Endpoint Number.
  1242. * @param wAddr address to be set (must be word aligned).
  1243. * @retval None
  1244. */
  1245. #define PCD_SET_EP_TX_ADDRESS(USBx, bEpNum, wAddr) \
  1246. do { \
  1247. __IO uint16_t *_wRegVal; \
  1248. uint32_t _wRegBase = (uint32_t)USBx; \
  1249. \
  1250. _wRegBase += (uint32_t)(USBx)->BTABLE; \
  1251. _wRegVal = (__IO uint16_t *)(_wRegBase + 0x400U + (((uint32_t)(bEpNum) * 8U) * PMA_ACCESS)); \
  1252. *_wRegVal = ((wAddr) >> 1) << 1; \
  1253. } while(0) /* PCD_SET_EP_TX_ADDRESS */
  1254. #define PCD_SET_EP_RX_ADDRESS(USBx, bEpNum, wAddr) \
  1255. do { \
  1256. __IO uint16_t *_wRegVal; \
  1257. uint32_t _wRegBase = (uint32_t)USBx; \
  1258. \
  1259. _wRegBase += (uint32_t)(USBx)->BTABLE; \
  1260. _wRegVal = (__IO uint16_t *)(_wRegBase + 0x400U + ((((uint32_t)(bEpNum) * 8U) + 4U) * PMA_ACCESS)); \
  1261. *_wRegVal = ((wAddr) >> 1) << 1; \
  1262. } while(0) /* PCD_SET_EP_RX_ADDRESS */
  1263. #define PCD_EP_TX_ADDRESS(USBx, bEpNum) ((uint16_t *)((uint32_t)((((USBx)->BTABLE+(bEpNum)*8)+ ((uint32_t)(USBx) + 0x400U)))))
  1264. #define PCD_EP_RX_ADDRESS(USBx, bEpNum) ((uint16_t *)((uint32_t)((((USBx)->BTABLE+(bEpNum)*8+4)+ ((uint32_t)(USBx) + 0x400U)))))
  1265. /**
  1266. * @brief Gets address of the tx/rx buffer.
  1267. * @param USBx USB peripheral instance register address.
  1268. * @param bEpNum Endpoint Number.
  1269. * @retval address of the buffer.
  1270. */
  1271. #define PCD_GET_EP_TX_ADDRESS(USBx, bEpNum) ((uint16_t)*PCD_EP_TX_ADDRESS((USBx), (bEpNum)))
  1272. #define PCD_GET_EP_RX_ADDRESS(USBx, bEpNum) ((uint16_t)*PCD_EP_RX_ADDRESS((USBx), (bEpNum)))
  1273. /**
  1274. * @brief Sets counter of rx buffer with no. of blocks.
  1275. * @param pdwReg Register pointer
  1276. * @param wCount Counter.
  1277. * @param wNBlocks no. of Blocks.
  1278. * @retval None
  1279. */
  1280. #define PCD_CALC_BLK32(pdwReg, wCount, wNBlocks) \
  1281. do { \
  1282. (wNBlocks) = (wCount) >> 5; \
  1283. if (((wCount) & 0x1fU) == 0U) \
  1284. { \
  1285. (wNBlocks)--; \
  1286. } \
  1287. *(pdwReg) = (uint16_t)(((wNBlocks) << 10) | USB_CNTRX_BLSIZE); \
  1288. } while(0) /* PCD_CALC_BLK32 */
  1289. #define PCD_CALC_BLK2(pdwReg, wCount, wNBlocks) \
  1290. do { \
  1291. (wNBlocks) = (wCount) >> 1; \
  1292. if (((wCount) & 0x1U) != 0U) \
  1293. { \
  1294. (wNBlocks)++; \
  1295. } \
  1296. *(pdwReg) = (uint16_t)((wNBlocks) << 10); \
  1297. } while(0) /* PCD_CALC_BLK2 */
  1298. #define PCD_SET_EP_CNT_RX_REG(pdwReg, wCount) \
  1299. do { \
  1300. uint32_t wNBlocks; \
  1301. if ((wCount) == 0U) \
  1302. { \
  1303. *(pdwReg) &= (uint16_t)~USB_CNTRX_NBLK_MSK; \
  1304. *(pdwReg) |= USB_CNTRX_BLSIZE; \
  1305. } \
  1306. else if((wCount) <= 62U) \
  1307. { \
  1308. PCD_CALC_BLK2((pdwReg), (wCount), wNBlocks); \
  1309. } \
  1310. else \
  1311. { \
  1312. PCD_CALC_BLK32((pdwReg), (wCount), wNBlocks); \
  1313. } \
  1314. } while(0) /* PCD_SET_EP_CNT_RX_REG */
  1315. #define PCD_SET_EP_RX_DBUF0_CNT(USBx, bEpNum, wCount) \
  1316. do { \
  1317. uint32_t _wRegBase = (uint32_t)(USBx); \
  1318. __IO uint16_t *pdwReg; \
  1319. \
  1320. _wRegBase += (uint32_t)(USBx)->BTABLE; \
  1321. pdwReg = (__IO uint16_t *)(_wRegBase + 0x400U + ((((uint32_t)(bEpNum) * 8U) + 2U) * PMA_ACCESS)); \
  1322. PCD_SET_EP_CNT_RX_REG(pdwReg, (wCount)); \
  1323. } while(0)
  1324. /**
  1325. * @brief sets counter for the tx/rx buffer.
  1326. * @param USBx USB peripheral instance register address.
  1327. * @param bEpNum Endpoint Number.
  1328. * @param wCount Counter value.
  1329. * @retval None
  1330. */
  1331. #define PCD_SET_EP_TX_CNT(USBx, bEpNum, wCount) \
  1332. do { \
  1333. uint32_t _wRegBase = (uint32_t)(USBx); \
  1334. __IO uint16_t *_wRegVal; \
  1335. \
  1336. _wRegBase += (uint32_t)(USBx)->BTABLE; \
  1337. _wRegVal = (__IO uint16_t *)(_wRegBase + 0x400U + ((((uint32_t)(bEpNum) * 8U) + 2U) * PMA_ACCESS)); \
  1338. *_wRegVal = (uint16_t)(wCount); \
  1339. } while(0)
  1340. #define PCD_SET_EP_RX_CNT(USBx, bEpNum, wCount) \
  1341. do { \
  1342. uint32_t _wRegBase = (uint32_t)(USBx); \
  1343. __IO uint16_t *_wRegVal; \
  1344. \
  1345. _wRegBase += (uint32_t)(USBx)->BTABLE; \
  1346. _wRegVal = (__IO uint16_t *)(_wRegBase + 0x400U + ((((uint32_t)(bEpNum) * 8U) + 6U) * PMA_ACCESS)); \
  1347. PCD_SET_EP_CNT_RX_REG(_wRegVal, (wCount)); \
  1348. } while(0)
  1349. /**
  1350. * @brief gets counter of the tx buffer.
  1351. * @param USBx USB peripheral instance register address.
  1352. * @param bEpNum Endpoint Number.
  1353. * @retval Counter value
  1354. */
  1355. #define PCD_GET_EP_TX_CNT(USBx, bEpNum) ((uint32_t)(*PCD_EP_TX_CNT((USBx), (bEpNum))) & 0x3ffU)
  1356. #define PCD_GET_EP_RX_CNT(USBx, bEpNum) ((uint32_t)(*PCD_EP_RX_CNT((USBx), (bEpNum))) & 0x3ffU)
  1357. /**
  1358. * @brief Sets buffer 0/1 address in a double buffer endpoint.
  1359. * @param USBx USB peripheral instance register address.
  1360. * @param bEpNum Endpoint Number.
  1361. * @param wBuf0Addr buffer 0 address.
  1362. * @retval Counter value
  1363. */
  1364. #define PCD_SET_EP_DBUF0_ADDR(USBx, bEpNum, wBuf0Addr) \
  1365. do { \
  1366. PCD_SET_EP_TX_ADDRESS((USBx), (bEpNum), (wBuf0Addr)); \
  1367. } while(0) /* PCD_SET_EP_DBUF0_ADDR */
  1368. #define PCD_SET_EP_DBUF1_ADDR(USBx, bEpNum, wBuf1Addr) \
  1369. do { \
  1370. PCD_SET_EP_RX_ADDRESS((USBx), (bEpNum), (wBuf1Addr)); \
  1371. } while(0) /* PCD_SET_EP_DBUF1_ADDR */
  1372. /**
  1373. * @brief Sets addresses in a double buffer endpoint.
  1374. * @param USBx USB peripheral instance register address.
  1375. * @param bEpNum Endpoint Number.
  1376. * @param wBuf0Addr: buffer 0 address.
  1377. * @param wBuf1Addr = buffer 1 address.
  1378. * @retval None
  1379. */
  1380. #define PCD_SET_EP_DBUF_ADDR(USBx, bEpNum, wBuf0Addr, wBuf1Addr) \
  1381. do { \
  1382. PCD_SET_EP_DBUF0_ADDR((USBx), (bEpNum), (wBuf0Addr)); \
  1383. PCD_SET_EP_DBUF1_ADDR((USBx), (bEpNum), (wBuf1Addr)); \
  1384. } while(0) /* PCD_SET_EP_DBUF_ADDR */
  1385. /**
  1386. * @brief Gets buffer 0/1 address of a double buffer endpoint.
  1387. * @param USBx USB peripheral instance register address.
  1388. * @param bEpNum Endpoint Number.
  1389. * @retval None
  1390. */
  1391. #define PCD_GET_EP_DBUF0_ADDR(USBx, bEpNum) (PCD_GET_EP_TX_ADDRESS((USBx), (bEpNum)))
  1392. #define PCD_GET_EP_DBUF1_ADDR(USBx, bEpNum) (PCD_GET_EP_RX_ADDRESS((USBx), (bEpNum)))
  1393. /**
  1394. * @brief Gets buffer 0/1 address of a double buffer endpoint.
  1395. * @param USBx USB peripheral instance register address.
  1396. * @param bEpNum Endpoint Number.
  1397. * @param bDir endpoint dir EP_DBUF_OUT = OUT
  1398. * EP_DBUF_IN = IN
  1399. * @param wCount: Counter value
  1400. * @retval None
  1401. */
  1402. #define PCD_SET_EP_DBUF0_CNT(USBx, bEpNum, bDir, wCount) \
  1403. do { \
  1404. if ((bDir) == 0U) \
  1405. /* OUT endpoint */ \
  1406. { \
  1407. PCD_SET_EP_RX_DBUF0_CNT((USBx), (bEpNum), (wCount)); \
  1408. } \
  1409. else \
  1410. { \
  1411. if ((bDir) == 1U) \
  1412. { \
  1413. /* IN endpoint */ \
  1414. PCD_SET_EP_TX_CNT((USBx), (bEpNum), (wCount)); \
  1415. } \
  1416. } \
  1417. } while(0) /* SetEPDblBuf0Count*/
  1418. #define PCD_SET_EP_DBUF1_CNT(USBx, bEpNum, bDir, wCount) \
  1419. do { \
  1420. uint32_t _wBase = (uint32_t)(USBx); \
  1421. __IO uint16_t *_wEPRegVal; \
  1422. \
  1423. if ((bDir) == 0U) \
  1424. { \
  1425. /* OUT endpoint */ \
  1426. PCD_SET_EP_RX_CNT((USBx), (bEpNum), (wCount)); \
  1427. } \
  1428. else \
  1429. { \
  1430. if ((bDir) == 1U) \
  1431. { \
  1432. /* IN endpoint */ \
  1433. _wBase += (uint32_t)(USBx)->BTABLE; \
  1434. _wEPRegVal = (__IO uint16_t *)(_wBase + 0x400U + ((((uint32_t)(bEpNum) * 8U) + 6U) * PMA_ACCESS)); \
  1435. *_wEPRegVal = (uint16_t)(wCount); \
  1436. } \
  1437. } \
  1438. } while(0) /* SetEPDblBuf1Count */
  1439. #define PCD_SET_EP_DBUF_CNT(USBx, bEpNum, bDir, wCount) \
  1440. do { \
  1441. PCD_SET_EP_DBUF0_CNT((USBx), (bEpNum), (bDir), (wCount)); \
  1442. PCD_SET_EP_DBUF1_CNT((USBx), (bEpNum), (bDir), (wCount)); \
  1443. } while(0) /* PCD_SET_EP_DBUF_CNT */
  1444. /**
  1445. * @brief Gets buffer 0/1 rx/tx counter for double buffering.
  1446. * @param USBx USB peripheral instance register address.
  1447. * @param bEpNum Endpoint Number.
  1448. * @retval None
  1449. */
  1450. #define PCD_GET_EP_DBUF0_CNT(USBx, bEpNum) (PCD_GET_EP_TX_CNT((USBx), (bEpNum)))
  1451. #define PCD_GET_EP_DBUF1_CNT(USBx, bEpNum) (PCD_GET_EP_RX_CNT((USBx), (bEpNum)))
  1452. #endif