test_timer.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975
  1. #include <stdio.h>
  2. #include "freertos/FreeRTOS.h"
  3. #include "freertos/task.h"
  4. #include "freertos/queue.h"
  5. #include "esp_system.h"
  6. #include "unity.h"
  7. #include "nvs_flash.h"
  8. #include "driver/timer.h"
  9. #include "soc/rtc.h"
  10. #include "esp_rom_sys.h"
  11. #define TIMER_DIVIDER 16
  12. #define TIMER_SCALE (TIMER_BASE_CLK / TIMER_DIVIDER) /*!< used to calculate counter value */
  13. #define TIMER_DELTA 0.001
  14. static bool alarm_flag;
  15. static xQueueHandle timer_queue;
  16. typedef struct {
  17. timer_group_t timer_group;
  18. timer_idx_t timer_idx;
  19. } timer_info_t;
  20. typedef struct {
  21. timer_autoreload_t type; // the type of timer's event
  22. timer_group_t timer_group;
  23. timer_idx_t timer_idx;
  24. uint64_t timer_counter_value;
  25. } timer_event_t;
  26. #define TIMER_INFO_INIT(TG, TID) {.timer_group = (TG), .timer_idx = (TID),}
  27. static timer_info_t timer_info[4] = {
  28. TIMER_INFO_INIT(TIMER_GROUP_0, TIMER_0),
  29. TIMER_INFO_INIT(TIMER_GROUP_0, TIMER_1),
  30. TIMER_INFO_INIT(TIMER_GROUP_1, TIMER_0),
  31. TIMER_INFO_INIT(TIMER_GROUP_1, TIMER_1),
  32. };
  33. #define GET_TIMER_INFO(TG, TID) (&timer_info[(TG)*2+(TID)])
  34. // timer group interruption handle callback
  35. static bool test_timer_group_isr_cb(void *arg)
  36. {
  37. bool is_awoken = false;
  38. timer_info_t* info = (timer_info_t*) arg;
  39. const timer_group_t timer_group = info->timer_group;
  40. const timer_idx_t timer_idx = info->timer_idx;
  41. uint64_t timer_val;
  42. double time;
  43. uint64_t alarm_value;
  44. timer_event_t evt;
  45. alarm_flag = true;
  46. if (timer_group_get_auto_reload_in_isr(timer_group, timer_idx)) { // For autoreload mode, the counter value has been cleared
  47. timer_group_clr_intr_status_in_isr(timer_group, timer_idx);
  48. esp_rom_printf("This is TG%d timer[%d] reload-timer alarm!\n", timer_group, timer_idx);
  49. timer_get_counter_value(timer_group, timer_idx, &timer_val);
  50. timer_get_counter_time_sec(timer_group, timer_idx, &time);
  51. evt.type = TIMER_AUTORELOAD_EN;
  52. } else {
  53. timer_group_clr_intr_status_in_isr(timer_group, timer_idx);
  54. esp_rom_printf("This is TG%d timer[%d] count-up-timer alarm!\n", timer_group, timer_idx);
  55. timer_get_counter_value(timer_group, timer_idx, &timer_val);
  56. timer_get_counter_time_sec(timer_group, timer_idx, &time);
  57. timer_get_alarm_value(timer_group, timer_idx, &alarm_value);
  58. timer_set_counter_value(timer_group, timer_idx, 0);
  59. evt.type = TIMER_AUTORELOAD_DIS;
  60. }
  61. evt.timer_group = timer_group;
  62. evt.timer_idx = timer_idx;
  63. evt.timer_counter_value = timer_val;
  64. if (timer_queue != NULL) {
  65. BaseType_t awoken = pdFALSE;
  66. BaseType_t ret = xQueueSendFromISR(timer_queue, &evt, &awoken);
  67. TEST_ASSERT_EQUAL(pdTRUE, ret);
  68. if (awoken) is_awoken = true;
  69. }
  70. return is_awoken;
  71. }
  72. // timer group interruption handle
  73. static void test_timer_group_isr(void *arg)
  74. {
  75. if (test_timer_group_isr_cb(arg)) {
  76. portYIELD_FROM_ISR();
  77. }
  78. }
  79. // initialize all timer
  80. static void all_timer_init(timer_config_t *config, bool expect_init)
  81. {
  82. for (uint32_t tg_idx=0; tg_idx<TIMER_GROUP_MAX; tg_idx++) {
  83. for (uint32_t timer_idx=0; timer_idx<TIMER_MAX; timer_idx++) {
  84. TEST_ASSERT_EQUAL((expect_init ? ESP_OK : ESP_ERR_INVALID_ARG), timer_init(tg_idx, timer_idx, config));
  85. }
  86. }
  87. if (timer_queue == NULL) {
  88. timer_queue = xQueueCreate(10, sizeof(timer_event_t));
  89. }
  90. }
  91. // deinitialize all timer
  92. static void all_timer_deinit(void)
  93. {
  94. for (uint32_t tg_idx=0; tg_idx<TIMER_GROUP_MAX; tg_idx++) {
  95. for (uint32_t timer_idx=0; timer_idx<TIMER_MAX; timer_idx++) {
  96. TEST_ESP_OK(timer_deinit(tg_idx, timer_idx));
  97. }
  98. }
  99. if (timer_queue != NULL) {
  100. vQueueDelete(timer_queue);
  101. timer_queue = NULL;
  102. }
  103. }
  104. // start all of timer
  105. static void all_timer_start(void)
  106. {
  107. for (uint32_t tg_idx=0; tg_idx<TIMER_GROUP_MAX; tg_idx++) {
  108. for (uint32_t timer_idx=0; timer_idx<TIMER_MAX; timer_idx++) {
  109. TEST_ESP_OK(timer_start(tg_idx, timer_idx));
  110. }
  111. }
  112. }
  113. static void all_timer_set_counter_value(uint64_t set_cnt_val)
  114. {
  115. for (uint32_t tg_idx=0; tg_idx<TIMER_GROUP_MAX; tg_idx++) {
  116. for (uint32_t timer_idx=0; timer_idx<TIMER_MAX; timer_idx++) {
  117. TEST_ESP_OK(timer_set_counter_value(tg_idx, timer_idx, set_cnt_val));
  118. }
  119. }
  120. }
  121. static void all_timer_pause(void)
  122. {
  123. for (uint32_t tg_idx=0; tg_idx<TIMER_GROUP_MAX; tg_idx++) {
  124. for (uint32_t timer_idx=0; timer_idx<TIMER_MAX; timer_idx++) {
  125. TEST_ESP_OK(timer_pause(tg_idx, timer_idx));
  126. }
  127. }
  128. }
  129. static void all_timer_get_counter_value(uint64_t set_cnt_val, bool expect_equal_set_val,
  130. uint64_t *actual_cnt_val)
  131. {
  132. uint64_t current_cnt_val;
  133. for (uint32_t tg_idx=0; tg_idx<TIMER_GROUP_MAX; tg_idx++) {
  134. for (uint32_t timer_idx=0; timer_idx<TIMER_MAX; timer_idx++) {
  135. TEST_ESP_OK(timer_get_counter_value(tg_idx, timer_idx, &current_cnt_val));
  136. if (expect_equal_set_val) {
  137. TEST_ASSERT_EQUAL(set_cnt_val, current_cnt_val);
  138. } else {
  139. TEST_ASSERT_NOT_EQUAL(set_cnt_val, current_cnt_val);
  140. if (actual_cnt_val != NULL) {
  141. actual_cnt_val[tg_idx*TIMER_GROUP_MAX + timer_idx] = current_cnt_val;
  142. }
  143. }
  144. }
  145. }
  146. }
  147. static void all_timer_get_counter_time_sec(int expect_time)
  148. {
  149. double time;
  150. for (uint32_t tg_idx=0; tg_idx<TIMER_GROUP_MAX; tg_idx++) {
  151. for (uint32_t timer_idx=0; timer_idx<TIMER_MAX; timer_idx++) {
  152. TEST_ESP_OK(timer_get_counter_time_sec(tg_idx, timer_idx, &time));
  153. TEST_ASSERT_FLOAT_WITHIN(TIMER_DELTA, expect_time, time);
  154. }
  155. }
  156. }
  157. static void all_timer_set_counter_mode(timer_count_dir_t counter_dir)
  158. {
  159. for (uint32_t tg_idx=0; tg_idx<TIMER_GROUP_MAX; tg_idx++) {
  160. for (uint32_t timer_idx=0; timer_idx<TIMER_MAX; timer_idx++) {
  161. TEST_ESP_OK(timer_set_counter_mode(tg_idx, timer_idx, counter_dir));
  162. }
  163. }
  164. }
  165. static void all_timer_set_divider(uint32_t divider)
  166. {
  167. for (uint32_t tg_idx=0; tg_idx<TIMER_GROUP_MAX; tg_idx++) {
  168. for (uint32_t timer_idx=0; timer_idx<TIMER_MAX; timer_idx++) {
  169. TEST_ESP_OK(timer_set_divider(tg_idx, timer_idx, divider));
  170. }
  171. }
  172. }
  173. static void all_timer_set_alarm_value(uint64_t alarm_cnt_val)
  174. {
  175. for (uint32_t tg_idx=0; tg_idx<TIMER_GROUP_MAX; tg_idx++) {
  176. for (uint32_t timer_idx=0; timer_idx<TIMER_MAX; timer_idx++) {
  177. TEST_ESP_OK(timer_set_alarm_value(tg_idx, timer_idx, alarm_cnt_val));
  178. }
  179. }
  180. }
  181. static void all_timer_isr_reg(void)
  182. {
  183. for (uint32_t tg_idx=0; tg_idx<TIMER_GROUP_MAX; tg_idx++) {
  184. for (uint32_t timer_idx=0; timer_idx<TIMER_MAX; timer_idx++) {
  185. TEST_ESP_OK(timer_isr_register(tg_idx, timer_idx, test_timer_group_isr,
  186. GET_TIMER_INFO(tg_idx, timer_idx), ESP_INTR_FLAG_LOWMED, NULL));
  187. }
  188. }
  189. }
  190. // enable interrupt and start timer
  191. static void timer_intr_enable_and_start(int timer_group, int timer_idx, double alarm_time)
  192. {
  193. TEST_ESP_OK(timer_pause(timer_group, timer_idx));
  194. TEST_ESP_OK(timer_set_counter_value(timer_group, timer_idx, 0x0));
  195. TEST_ESP_OK(timer_set_alarm_value(timer_group, timer_idx, alarm_time * TIMER_SCALE));
  196. TEST_ESP_OK(timer_enable_intr(timer_group, timer_idx));
  197. TEST_ESP_OK(timer_start(timer_group, timer_idx));
  198. }
  199. static void timer_isr_check(timer_group_t group_num, timer_idx_t timer_num, timer_autoreload_t autoreload, uint64_t alarm_cnt_val)
  200. {
  201. timer_event_t evt;
  202. TEST_ASSERT_EQUAL(pdTRUE, xQueueReceive(timer_queue, &evt, 3000 / portTICK_PERIOD_MS));
  203. TEST_ASSERT_EQUAL(autoreload, evt.type);
  204. TEST_ASSERT_EQUAL(group_num, evt.timer_group);
  205. TEST_ASSERT_EQUAL(timer_num, evt.timer_idx);
  206. TEST_ASSERT_EQUAL((uint32_t)(alarm_cnt_val >> 32), (uint32_t)(evt.timer_counter_value >> 32));
  207. TEST_ASSERT_UINT32_WITHIN(1000, (uint32_t)(alarm_cnt_val), (uint32_t)(evt.timer_counter_value));
  208. }
  209. static void timer_intr_enable_disable_test(timer_group_t group_num, timer_idx_t timer_num, uint64_t alarm_cnt_val)
  210. {
  211. alarm_flag = false;
  212. TEST_ESP_OK(timer_set_counter_value(group_num, timer_num, 0));
  213. TEST_ESP_OK(timer_set_alarm(group_num, timer_num, TIMER_ALARM_EN));
  214. TEST_ESP_OK(timer_enable_intr(group_num, timer_num));
  215. TEST_ESP_OK(timer_start(group_num, timer_num));
  216. timer_isr_check(group_num, timer_num, TIMER_AUTORELOAD_DIS, alarm_cnt_val);
  217. TEST_ASSERT_EQUAL(true, alarm_flag);
  218. // disable interrupt of tg0_timer0
  219. alarm_flag = false;
  220. TEST_ESP_OK(timer_pause(group_num, timer_num));
  221. TEST_ESP_OK(timer_set_counter_value(group_num, timer_num, 0));
  222. TEST_ESP_OK(timer_disable_intr(group_num, timer_num));
  223. TEST_ESP_OK(timer_start(group_num, timer_num));
  224. vTaskDelay(2000 / portTICK_PERIOD_MS);
  225. TEST_ASSERT_EQUAL(false, alarm_flag);
  226. }
  227. TEST_CASE("Timer init", "[hw_timer]")
  228. {
  229. // Test init 1:config parameter
  230. // empty parameter
  231. timer_config_t config0 = { };
  232. all_timer_init(&config0, false);
  233. // only one parameter
  234. timer_config_t config1 = {
  235. .auto_reload = TIMER_AUTORELOAD_EN
  236. };
  237. all_timer_init(&config1, false);
  238. // lack one parameter
  239. timer_config_t config2 = {
  240. .auto_reload = TIMER_AUTORELOAD_EN,
  241. .counter_dir = TIMER_COUNT_UP,
  242. .divider = TIMER_DIVIDER,
  243. .counter_en = TIMER_START,
  244. .intr_type = TIMER_INTR_LEVEL
  245. };
  246. all_timer_init(&config2, true);
  247. config2.counter_en = TIMER_PAUSE;
  248. all_timer_init(&config2, true);
  249. // error config parameter
  250. timer_config_t config3 = {
  251. .alarm_en = 3, //error parameter
  252. .auto_reload = TIMER_AUTORELOAD_EN,
  253. .counter_dir = TIMER_COUNT_UP,
  254. .divider = TIMER_DIVIDER,
  255. .counter_en = TIMER_START,
  256. .intr_type = TIMER_INTR_LEVEL
  257. };
  258. all_timer_init(&config3, true);
  259. timer_config_t get_config;
  260. TEST_ESP_OK(timer_get_config(TIMER_GROUP_1, TIMER_1, &get_config));
  261. printf("Error config alarm_en is %d\n", get_config.alarm_en);
  262. TEST_ASSERT_NOT_EQUAL(config3.alarm_en, get_config.alarm_en);
  263. // Test init 2: init
  264. uint64_t set_timer_val = 0x0;
  265. timer_config_t config = {
  266. .alarm_en = TIMER_ALARM_DIS,
  267. .auto_reload = TIMER_AUTORELOAD_EN,
  268. .counter_dir = TIMER_COUNT_UP,
  269. .divider = TIMER_DIVIDER,
  270. .counter_en = TIMER_START,
  271. .intr_type = TIMER_INTR_LEVEL
  272. };
  273. // judge get config parameters
  274. TEST_ESP_OK(timer_init(TIMER_GROUP_0, TIMER_0, &config));
  275. TEST_ESP_OK(timer_get_config(TIMER_GROUP_0, TIMER_0, &get_config));
  276. TEST_ASSERT_EQUAL(config.alarm_en, get_config.alarm_en);
  277. TEST_ASSERT_EQUAL(config.auto_reload, get_config.auto_reload);
  278. TEST_ASSERT_EQUAL(config.counter_dir, get_config.counter_dir);
  279. TEST_ASSERT_EQUAL(config.counter_en, get_config.counter_en);
  280. TEST_ASSERT_EQUAL(config.intr_type, get_config.intr_type);
  281. TEST_ASSERT_EQUAL(config.divider, get_config.divider);
  282. all_timer_init(&config, true);
  283. all_timer_pause();
  284. all_timer_set_counter_value(set_timer_val);
  285. all_timer_start();
  286. all_timer_get_counter_value(set_timer_val, false, NULL);
  287. // Test init 3: wrong parameter
  288. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_init(-1, TIMER_1, &config));
  289. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_init(TIMER_GROUP_1, 2, &config));
  290. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_init(TIMER_GROUP_1, -1, &config));
  291. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_init(2, TIMER_1, &config));
  292. all_timer_deinit();
  293. }
  294. /**
  295. * read count case:
  296. * 1. start timer compare value
  297. * 2. pause timer compare value
  298. * 3. delay some time */
  299. TEST_CASE("Timer read counter value", "[hw_timer]")
  300. {
  301. timer_config_t config = {
  302. .alarm_en = TIMER_ALARM_EN,
  303. .auto_reload = TIMER_AUTORELOAD_EN,
  304. .counter_dir = TIMER_COUNT_UP,
  305. .divider = TIMER_DIVIDER,
  306. .counter_en = TIMER_START,
  307. .intr_type = TIMER_INTR_LEVEL
  308. };
  309. uint64_t set_timer_val = 0x0;
  310. all_timer_init(&config, true);
  311. // Test read value 1: start timer get counter value
  312. all_timer_set_counter_value(set_timer_val);
  313. all_timer_start();
  314. all_timer_get_counter_value(set_timer_val, false, NULL);
  315. // Test read value 2: pause timer get counter value
  316. all_timer_pause();
  317. set_timer_val = 0x30405000ULL;
  318. all_timer_set_counter_value(set_timer_val);
  319. all_timer_get_counter_value(set_timer_val, true, NULL);
  320. // Test read value 3:delay 1s get counter value
  321. set_timer_val = 0x0;
  322. all_timer_set_counter_value(set_timer_val);
  323. all_timer_start();
  324. vTaskDelay(1000 / portTICK_PERIOD_MS);
  325. all_timer_get_counter_time_sec(1);
  326. all_timer_deinit();
  327. }
  328. /**
  329. * start timer case:
  330. * 1. normal start
  331. * 2. error start parameter
  332. * */
  333. TEST_CASE("Timer start", "[hw_timer]")
  334. {
  335. timer_config_t config = {
  336. .alarm_en = TIMER_ALARM_EN,
  337. .auto_reload = TIMER_AUTORELOAD_EN,
  338. .counter_dir = TIMER_COUNT_UP,
  339. .divider = TIMER_DIVIDER,
  340. .counter_en = TIMER_START,
  341. .intr_type = TIMER_INTR_LEVEL
  342. };
  343. uint64_t set_timer_val = 0x0;
  344. all_timer_init(&config, true);
  345. //Test start 1: normal start
  346. all_timer_start();
  347. all_timer_set_counter_value(set_timer_val);
  348. all_timer_get_counter_value(set_timer_val, false, NULL);
  349. //Test start 2:wrong parameter
  350. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_start(2, TIMER_1));
  351. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_start(-1, TIMER_1));
  352. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_start(TIMER_GROUP_1, 2));
  353. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_start(TIMER_GROUP_1, -1));
  354. all_timer_deinit();
  355. }
  356. /**
  357. * pause timer case:
  358. * 1. normal pause, read value
  359. * 2. error pause error
  360. */
  361. TEST_CASE("Timer pause", "[hw_timer]")
  362. {
  363. timer_config_t config = {
  364. .alarm_en = TIMER_ALARM_EN,
  365. .auto_reload = TIMER_AUTORELOAD_EN,
  366. .counter_dir = TIMER_COUNT_UP,
  367. .divider = TIMER_DIVIDER,
  368. .counter_en = TIMER_START,
  369. .intr_type = TIMER_INTR_LEVEL
  370. };
  371. uint64_t set_timer_val = 0x0;
  372. all_timer_init(&config, true);
  373. //Test pause 1: right parameter
  374. all_timer_pause();
  375. all_timer_set_counter_value(set_timer_val);
  376. all_timer_get_counter_value(set_timer_val, true, NULL);
  377. //Test pause 2: wrong parameter
  378. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_pause(-1, TIMER_0));
  379. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_pause(TIMER_GROUP_0, -1));
  380. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_pause(2, TIMER_0));
  381. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_pause(TIMER_GROUP_1, 2));
  382. all_timer_deinit();
  383. }
  384. // positive mode and negative mode
  385. TEST_CASE("Timer counter mode (up / down)", "[hw_timer]")
  386. {
  387. timer_config_t config = {
  388. .alarm_en = TIMER_ALARM_EN,
  389. .auto_reload = TIMER_AUTORELOAD_EN,
  390. .counter_dir = TIMER_COUNT_UP,
  391. .divider = TIMER_DIVIDER,
  392. .counter_en = TIMER_START,
  393. .intr_type = TIMER_INTR_LEVEL
  394. };
  395. uint64_t set_timer_val = 0x0;
  396. all_timer_init(&config, true);
  397. all_timer_pause();
  398. // Test counter mode 1: TIMER_COUNT_UP
  399. all_timer_set_counter_mode(TIMER_COUNT_UP);
  400. all_timer_set_counter_value(set_timer_val);
  401. all_timer_start();
  402. vTaskDelay(1000 / portTICK_PERIOD_MS);
  403. all_timer_get_counter_time_sec(1);
  404. // Test counter mode 2: TIMER_COUNT_DOWN
  405. all_timer_pause();
  406. set_timer_val = 0x00E4E1C0ULL; // 3s clock counter value
  407. all_timer_set_counter_mode(TIMER_COUNT_DOWN);
  408. all_timer_set_counter_value(set_timer_val);
  409. all_timer_start();
  410. vTaskDelay(1000 / portTICK_PERIOD_MS);
  411. all_timer_get_counter_time_sec(2);
  412. // Test counter mode 3 : wrong parameter
  413. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_set_counter_mode(TIMER_GROUP_0, TIMER_0, -1));
  414. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_set_counter_mode(TIMER_GROUP_0, TIMER_0, 2));
  415. all_timer_deinit();
  416. }
  417. /**
  418. * divider case:
  419. * 1. different divider, read value
  420. * Note: divide 0 = divide max, divide 1 = divide 2
  421. * 2. error parameter
  422. *
  423. * the frequency(timer counts in one sec):
  424. * 80M/divider = 800*100000
  425. * max divider value is 65536, its frequency is 1220 (nearly about 1KHz)
  426. */
  427. TEST_CASE("Timer divider", "[hw_timer]")
  428. {
  429. int i;
  430. timer_config_t config = {
  431. .alarm_en = TIMER_ALARM_EN,
  432. .auto_reload = TIMER_AUTORELOAD_EN,
  433. .counter_dir = TIMER_COUNT_UP,
  434. .divider = TIMER_DIVIDER,
  435. .counter_en = TIMER_START,
  436. .intr_type = TIMER_INTR_LEVEL
  437. };
  438. uint64_t set_timer_val = 0;
  439. uint64_t time_val[4];
  440. uint64_t comp_time_val[4];
  441. all_timer_init(&config, true);
  442. all_timer_pause();
  443. all_timer_set_counter_value(set_timer_val);
  444. all_timer_start();
  445. vTaskDelay(1000 / portTICK_PERIOD_MS);
  446. all_timer_get_counter_value(set_timer_val, false, time_val);
  447. // compare divider 16 and 8, value should be double
  448. all_timer_pause();
  449. all_timer_set_divider(8);
  450. all_timer_set_counter_value(set_timer_val);
  451. all_timer_start();
  452. vTaskDelay(1000 / portTICK_PERIOD_MS); //delay the same time
  453. all_timer_get_counter_value(set_timer_val, false, comp_time_val);
  454. for (i = 0; i < 4; i++) {
  455. TEST_ASSERT_INT_WITHIN(5000, 5000000, time_val[i]);
  456. TEST_ASSERT_INT_WITHIN(10000, 10000000, comp_time_val[i]);
  457. }
  458. // divider is 256, value should be 2^4
  459. all_timer_pause();
  460. all_timer_set_divider(256);
  461. all_timer_set_counter_value(set_timer_val);
  462. all_timer_start();
  463. vTaskDelay(1000 / portTICK_PERIOD_MS); //delay the same time
  464. all_timer_get_counter_value(set_timer_val, false, comp_time_val);
  465. for (i = 0; i < 4; i++) {
  466. TEST_ASSERT_INT_WITHIN(5000, 5000000, time_val[i]);
  467. TEST_ASSERT_INT_WITHIN(3126, 312500, comp_time_val[i]);
  468. }
  469. // extrem value test
  470. all_timer_pause();
  471. all_timer_set_divider(2);
  472. all_timer_set_counter_value(set_timer_val);
  473. all_timer_start();
  474. vTaskDelay(1000 / portTICK_PERIOD_MS);
  475. all_timer_get_counter_value(set_timer_val, false, comp_time_val);
  476. for (i = 0; i < 4; i++) {
  477. TEST_ASSERT_INT_WITHIN(5000, 5000000, time_val[i]);
  478. TEST_ASSERT_INT_WITHIN(40000 , 40000000, comp_time_val[i]);
  479. }
  480. all_timer_pause();
  481. all_timer_set_divider(65536);
  482. all_timer_set_counter_value(set_timer_val);
  483. all_timer_start();
  484. vTaskDelay(1000 / portTICK_PERIOD_MS); //delay the same time
  485. all_timer_get_counter_value(set_timer_val, false, comp_time_val);
  486. for (i = 0; i < 4; i++) {
  487. TEST_ASSERT_INT_WITHIN(5000, 5000000, time_val[i]);
  488. TEST_ASSERT_INT_WITHIN(2 , 1220, comp_time_val[i]);
  489. }
  490. // divider is 1 should be equal with 2
  491. all_timer_pause();
  492. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_set_divider(TIMER_GROUP_0, TIMER_0, 1));
  493. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_set_divider(TIMER_GROUP_1, TIMER_0, 1));
  494. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_set_divider(TIMER_GROUP_0, TIMER_1, 1));
  495. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_set_divider(TIMER_GROUP_1, TIMER_1, 1));
  496. all_timer_pause();
  497. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_set_divider(TIMER_GROUP_0, TIMER_0, 65537));
  498. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_set_divider(TIMER_GROUP_1, TIMER_0, 65537));
  499. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_set_divider(TIMER_GROUP_0, TIMER_1, 65537));
  500. TEST_ASSERT_EQUAL(ESP_ERR_INVALID_ARG, timer_set_divider(TIMER_GROUP_1, TIMER_1, 65537));
  501. all_timer_deinit();
  502. }
  503. /**
  504. * enable alarm case:
  505. * 1. enable alarm ,set alarm value and get value
  506. * 2. disable alarm ,set alarm value and get value
  507. */
  508. TEST_CASE("Timer enable alarm", "[hw_timer]")
  509. {
  510. timer_config_t config_test = {
  511. .alarm_en = TIMER_ALARM_DIS,
  512. .auto_reload = TIMER_AUTORELOAD_DIS,
  513. .counter_dir = TIMER_COUNT_UP,
  514. .divider = TIMER_DIVIDER,
  515. .counter_en = TIMER_PAUSE,
  516. .intr_type = TIMER_INTR_LEVEL
  517. };
  518. all_timer_init(&config_test, true);
  519. all_timer_isr_reg();
  520. // enable alarm of tg0_timer1
  521. alarm_flag = false;
  522. TEST_ESP_OK(timer_set_alarm(TIMER_GROUP_0, TIMER_1, TIMER_ALARM_EN));
  523. timer_intr_enable_and_start(TIMER_GROUP_0, TIMER_1, 1.2);
  524. timer_isr_check(TIMER_GROUP_0, TIMER_1, TIMER_AUTORELOAD_DIS, 1.2 * TIMER_SCALE);
  525. TEST_ASSERT_EQUAL(true, alarm_flag);
  526. // disable alarm of tg0_timer1
  527. alarm_flag = false;
  528. TEST_ESP_OK(timer_set_alarm(TIMER_GROUP_0, TIMER_1, TIMER_ALARM_DIS));
  529. timer_intr_enable_and_start(TIMER_GROUP_0, TIMER_1, 1.2);
  530. vTaskDelay(2000 / portTICK_PERIOD_MS);
  531. TEST_ASSERT_EQUAL(false, alarm_flag);
  532. // enable alarm of tg1_timer0
  533. alarm_flag = false;
  534. TEST_ESP_OK(timer_set_alarm(TIMER_GROUP_1, TIMER_0, TIMER_ALARM_EN));
  535. timer_intr_enable_and_start(TIMER_GROUP_1, TIMER_0, 1.2);
  536. timer_isr_check(TIMER_GROUP_1, TIMER_0, TIMER_AUTORELOAD_DIS, 1.2 * TIMER_SCALE);
  537. TEST_ASSERT_EQUAL(true, alarm_flag);
  538. // disable alarm of tg1_timer0
  539. alarm_flag = false;
  540. TEST_ESP_OK(timer_set_alarm(TIMER_GROUP_1, TIMER_0, TIMER_ALARM_DIS));
  541. timer_intr_enable_and_start(TIMER_GROUP_1, TIMER_0, 1.2);
  542. vTaskDelay(2000 / portTICK_PERIOD_MS);
  543. TEST_ASSERT_EQUAL(false, alarm_flag);
  544. all_timer_deinit();
  545. }
  546. /**
  547. * alarm value case:
  548. * 1. set alarm value and get value
  549. * 2. interrupt test time
  550. */
  551. TEST_CASE("Timer set alarm value", "[hw_timer]")
  552. {
  553. int i;
  554. uint64_t alarm_val[4];
  555. timer_config_t config = {
  556. .alarm_en = TIMER_ALARM_EN,
  557. .auto_reload = TIMER_AUTORELOAD_DIS,
  558. .counter_dir = TIMER_COUNT_UP,
  559. .divider = TIMER_DIVIDER,
  560. .counter_en = TIMER_PAUSE,
  561. .intr_type = TIMER_INTR_LEVEL
  562. };
  563. all_timer_init(&config, true);
  564. all_timer_isr_reg();
  565. // set and get alarm value
  566. all_timer_set_alarm_value(3 * TIMER_SCALE);
  567. TEST_ESP_OK(timer_get_alarm_value(TIMER_GROUP_0, TIMER_0, &alarm_val[0]));
  568. TEST_ESP_OK(timer_get_alarm_value(TIMER_GROUP_0, TIMER_1, &alarm_val[1]));
  569. TEST_ESP_OK(timer_get_alarm_value(TIMER_GROUP_1, TIMER_0, &alarm_val[2]));
  570. TEST_ESP_OK(timer_get_alarm_value(TIMER_GROUP_1, TIMER_1, &alarm_val[3]));
  571. for (i = 0; i < 4; i++) {
  572. TEST_ASSERT_EQUAL_UINT32(3 * TIMER_SCALE, (uint32_t)alarm_val[i]);
  573. }
  574. // set interrupt read alarm value
  575. timer_intr_enable_and_start(TIMER_GROUP_0, TIMER_1, 2.4);
  576. timer_isr_check(TIMER_GROUP_0, TIMER_1, TIMER_AUTORELOAD_DIS, 2.4 * TIMER_SCALE);
  577. timer_intr_enable_and_start(TIMER_GROUP_1, TIMER_0, 1.4);
  578. timer_isr_check(TIMER_GROUP_1, TIMER_0, TIMER_AUTORELOAD_DIS, 1.4 * TIMER_SCALE);
  579. all_timer_deinit();
  580. }
  581. /**
  582. * auto reload case:
  583. * 1. no reload
  584. * 2. auto reload
  585. */
  586. TEST_CASE("Timer auto reload", "[hw_timer]")
  587. {
  588. timer_config_t config = {
  589. .alarm_en = TIMER_ALARM_EN,
  590. .auto_reload = TIMER_AUTORELOAD_DIS,
  591. .counter_dir = TIMER_COUNT_UP,
  592. .divider = TIMER_DIVIDER,
  593. .counter_en = TIMER_PAUSE,
  594. .intr_type = TIMER_INTR_LEVEL
  595. };
  596. all_timer_init(&config, true);
  597. all_timer_isr_reg();
  598. // test disable auto_reload
  599. timer_intr_enable_and_start(TIMER_GROUP_0, TIMER_0, 1.14);
  600. timer_isr_check(TIMER_GROUP_0, TIMER_0, TIMER_AUTORELOAD_DIS, 1.14 * TIMER_SCALE);
  601. timer_intr_enable_and_start(TIMER_GROUP_1, TIMER_1, 1.14);
  602. timer_isr_check(TIMER_GROUP_1, TIMER_1, TIMER_AUTORELOAD_DIS, 1.14 * TIMER_SCALE);
  603. //test enable auto_reload
  604. TEST_ESP_OK(timer_set_auto_reload(TIMER_GROUP_0, TIMER_1, TIMER_AUTORELOAD_EN));
  605. timer_intr_enable_and_start(TIMER_GROUP_0, TIMER_1, 1.4);
  606. timer_isr_check(TIMER_GROUP_0, TIMER_1, TIMER_AUTORELOAD_EN, 0);
  607. TEST_ESP_OK(timer_set_auto_reload(TIMER_GROUP_1, TIMER_0, TIMER_AUTORELOAD_EN));
  608. timer_intr_enable_and_start(TIMER_GROUP_1, TIMER_0, 1.4);
  609. timer_isr_check(TIMER_GROUP_1, TIMER_0, TIMER_AUTORELOAD_EN, 0);
  610. all_timer_deinit();
  611. }
  612. /**
  613. * timer_enable_intr case:
  614. * 1. enable timer_intr
  615. * 2. disable timer_intr
  616. */
  617. TEST_CASE("Timer enable timer interrupt", "[hw_timer]")
  618. {
  619. timer_config_t config = {
  620. .alarm_en = TIMER_ALARM_DIS,
  621. .counter_dir = TIMER_COUNT_UP,
  622. .auto_reload = TIMER_AUTORELOAD_DIS,
  623. .divider = TIMER_DIVIDER,
  624. .counter_en = TIMER_PAUSE,
  625. .intr_type = TIMER_INTR_LEVEL
  626. };
  627. all_timer_init(&config, true);
  628. all_timer_pause();
  629. all_timer_set_alarm_value(1.2 * TIMER_SCALE);
  630. all_timer_set_counter_value(0);
  631. all_timer_isr_reg();
  632. timer_intr_enable_disable_test(TIMER_GROUP_0, TIMER_0, 1.2 * TIMER_SCALE);
  633. timer_intr_enable_disable_test(TIMER_GROUP_1, TIMER_1, 1.2 * TIMER_SCALE);
  634. // enable interrupt of tg1_timer1 again
  635. alarm_flag = false;
  636. TEST_ESP_OK(timer_pause(TIMER_GROUP_1, TIMER_1));
  637. TEST_ESP_OK(timer_set_counter_value(TIMER_GROUP_1, TIMER_1, 0));
  638. TEST_ESP_OK(timer_set_alarm(TIMER_GROUP_1, TIMER_1, TIMER_ALARM_EN));
  639. TEST_ESP_OK(timer_enable_intr(TIMER_GROUP_1, TIMER_1));
  640. TEST_ESP_OK(timer_start(TIMER_GROUP_1, TIMER_1));
  641. timer_isr_check(TIMER_GROUP_1, TIMER_1, TIMER_AUTORELOAD_DIS, 1.2 * TIMER_SCALE);
  642. TEST_ASSERT_EQUAL(true, alarm_flag);
  643. all_timer_deinit();
  644. }
  645. /**
  646. * enable timer group case:
  647. * 1. enable timer group
  648. * 2. disable timer group
  649. */
  650. TEST_CASE("Timer enable timer group interrupt", "[hw_timer][ignore]")
  651. {
  652. alarm_flag = false;
  653. timer_config_t config = {
  654. .alarm_en = TIMER_ALARM_EN,
  655. .auto_reload = TIMER_AUTORELOAD_DIS,
  656. .counter_dir = TIMER_COUNT_UP,
  657. .divider = TIMER_DIVIDER,
  658. .counter_en = TIMER_PAUSE,
  659. .intr_type = TIMER_INTR_LEVEL
  660. };
  661. uint64_t set_timer_val = 0x0;
  662. all_timer_init(&config, true);
  663. all_timer_pause();
  664. all_timer_set_counter_value(set_timer_val);
  665. all_timer_set_alarm_value(1.2 * TIMER_SCALE);
  666. // enable interrupt of tg0_timer0
  667. TEST_ESP_OK(timer_group_intr_enable(TIMER_GROUP_0, TIMER_INTR_T0));
  668. TEST_ESP_OK(timer_isr_register(TIMER_GROUP_0, TIMER_0, test_timer_group_isr,
  669. GET_TIMER_INFO(TIMER_GROUP_0, TIMER_0), ESP_INTR_FLAG_LOWMED, NULL));
  670. TEST_ESP_OK(timer_start(TIMER_GROUP_0, TIMER_0));
  671. timer_isr_check(TIMER_GROUP_0, TIMER_0, TIMER_AUTORELOAD_DIS, 1.2 * TIMER_SCALE);
  672. TEST_ASSERT_EQUAL(true, alarm_flag);
  673. // disable interrupt of tg0_timer0
  674. alarm_flag = false;
  675. TEST_ESP_OK(timer_set_counter_value(TIMER_GROUP_0, TIMER_0, set_timer_val));
  676. TEST_ESP_OK(timer_group_intr_disable(TIMER_GROUP_0, TIMER_INTR_T0));
  677. TEST_ESP_OK(timer_start(TIMER_GROUP_0, TIMER_0));
  678. vTaskDelay(2000 / portTICK_PERIOD_MS);
  679. TEST_ASSERT_EQUAL(false, alarm_flag);
  680. }
  681. /**
  682. * isr_register case:
  683. * Cycle register 15 times, compare the heap size to ensure no memory leaks
  684. */
  685. TEST_CASE("Timer interrupt register", "[hw_timer][leaks=200]")
  686. {
  687. timer_config_t config = {
  688. .alarm_en = TIMER_ALARM_DIS,
  689. .auto_reload = TIMER_AUTORELOAD_DIS,
  690. .counter_dir = TIMER_COUNT_UP,
  691. .divider = TIMER_DIVIDER,
  692. .counter_en = TIMER_PAUSE,
  693. .intr_type = TIMER_INTR_LEVEL
  694. };
  695. for (int i = 0; i < 15; i++) {
  696. all_timer_init(&config, true);
  697. timer_isr_handle_t timer_isr_handle[TIMER_GROUP_MAX * TIMER_MAX];
  698. for (uint32_t tg_idx=0; tg_idx<TIMER_GROUP_MAX; tg_idx++) {
  699. for (uint32_t timer_idx=0; timer_idx<TIMER_MAX; timer_idx++) {
  700. TEST_ESP_OK(timer_isr_register(tg_idx, timer_idx, test_timer_group_isr,
  701. GET_TIMER_INFO(tg_idx, timer_idx), ESP_INTR_FLAG_LOWMED, &timer_isr_handle[tg_idx * TIMER_GROUP_MAX + timer_idx]));
  702. }
  703. }
  704. TEST_ESP_OK(timer_set_alarm(TIMER_GROUP_0, TIMER_0, TIMER_ALARM_EN));
  705. timer_intr_enable_and_start(TIMER_GROUP_0, TIMER_0, 0.54);
  706. TEST_ESP_OK(timer_set_alarm(TIMER_GROUP_1, TIMER_1, TIMER_ALARM_EN));
  707. timer_intr_enable_and_start(TIMER_GROUP_1, TIMER_1, 0.34);
  708. TEST_ESP_OK(timer_set_auto_reload(TIMER_GROUP_0, TIMER_1, TIMER_AUTORELOAD_EN));
  709. TEST_ESP_OK(timer_set_alarm(TIMER_GROUP_0, TIMER_1, TIMER_ALARM_EN));
  710. timer_intr_enable_and_start(TIMER_GROUP_0, TIMER_1, 0.4);
  711. TEST_ESP_OK(timer_set_auto_reload(TIMER_GROUP_1, TIMER_0, TIMER_AUTORELOAD_EN));
  712. TEST_ESP_OK(timer_set_alarm(TIMER_GROUP_1, TIMER_0, TIMER_ALARM_EN));
  713. timer_intr_enable_and_start(TIMER_GROUP_1, TIMER_0, 0.6);
  714. vTaskDelay(1000 / portTICK_PERIOD_MS);
  715. // ISR hanlde function should be free before next ISR register.
  716. for (uint32_t tg_idx=0; tg_idx<TIMER_GROUP_MAX; tg_idx++) {
  717. for (uint32_t timer_idx=0; timer_idx<TIMER_MAX; timer_idx++) {
  718. TEST_ESP_OK(esp_intr_free(timer_isr_handle[tg_idx * TIMER_GROUP_MAX + timer_idx]));
  719. }
  720. }
  721. all_timer_deinit();
  722. }
  723. }
  724. #ifdef TIMER_GROUP_SUPPORTS_XTAL_CLOCK
  725. /**
  726. * Timer clock source:
  727. * 1. configure clock source as APB clock, and enable timer interrupt
  728. * 2. configure clock source as XTAL clock, adn enable timer interrupt
  729. */
  730. TEST_CASE("Timer clock source", "[hw_timer]")
  731. {
  732. // configure clock source as APB clock
  733. uint32_t timer_scale = rtc_clk_apb_freq_get() / TIMER_DIVIDER;
  734. timer_config_t config = {
  735. .alarm_en = TIMER_ALARM_DIS,
  736. .auto_reload = TIMER_AUTORELOAD_DIS,
  737. .counter_dir = TIMER_COUNT_UP,
  738. .divider = TIMER_DIVIDER,
  739. .counter_en = TIMER_PAUSE,
  740. .intr_type = TIMER_INTR_LEVEL,
  741. .clk_src = TIMER_SRC_CLK_APB
  742. };
  743. all_timer_init(&config, true);
  744. all_timer_pause();
  745. all_timer_set_alarm_value(1.2 * timer_scale);
  746. all_timer_set_counter_value(0);
  747. all_timer_isr_reg();
  748. timer_intr_enable_disable_test(TIMER_GROUP_0, TIMER_0, 1.2 * timer_scale);
  749. timer_intr_enable_disable_test(TIMER_GROUP_1, TIMER_1, 1.2 * timer_scale );
  750. // configure clock source as XTAL clock
  751. all_timer_pause();
  752. timer_scale = rtc_clk_xtal_freq_get() * 1000000 / TIMER_DIVIDER;
  753. config.clk_src = TIMER_SRC_CLK_XTAL;
  754. all_timer_init(&config, true);
  755. all_timer_set_alarm_value(1.2 * timer_scale);
  756. timer_intr_enable_disable_test(TIMER_GROUP_0, TIMER_0, 1.2 * timer_scale);
  757. timer_intr_enable_disable_test(TIMER_GROUP_1, TIMER_1, 1.2 * timer_scale );
  758. all_timer_deinit();
  759. }
  760. #endif
  761. /**
  762. * Timer ISR callback test
  763. */
  764. TEST_CASE("Timer ISR callback", "[hw_timer]")
  765. {
  766. alarm_flag = false;
  767. timer_config_t config = {
  768. .alarm_en = TIMER_ALARM_EN,
  769. .auto_reload = TIMER_AUTORELOAD_DIS,
  770. .counter_dir = TIMER_COUNT_UP,
  771. .divider = TIMER_DIVIDER,
  772. .counter_en = TIMER_PAUSE,
  773. .intr_type = TIMER_INTR_LEVEL,
  774. };
  775. uint32_t timer_scale = rtc_clk_apb_freq_get() / TIMER_DIVIDER;
  776. uint64_t alarm_cnt_val = 1.2 * timer_scale;
  777. uint64_t set_timer_val = 0x0;
  778. all_timer_init(&config, true);
  779. all_timer_pause();
  780. all_timer_set_alarm_value(alarm_cnt_val);
  781. all_timer_set_counter_value(set_timer_val);
  782. // add isr callback for tg0_timer1
  783. TEST_ESP_OK(timer_isr_callback_add(TIMER_GROUP_0, TIMER_1, test_timer_group_isr_cb,
  784. GET_TIMER_INFO(TIMER_GROUP_0, TIMER_1), ESP_INTR_FLAG_LOWMED));
  785. TEST_ESP_OK(timer_set_counter_value(TIMER_GROUP_0, TIMER_1, set_timer_val));
  786. TEST_ESP_OK(timer_start(TIMER_GROUP_0, TIMER_1));
  787. timer_isr_check(TIMER_GROUP_0, TIMER_1, TIMER_AUTORELOAD_DIS, alarm_cnt_val);
  788. TEST_ASSERT_EQUAL(true, alarm_flag);
  789. // remove isr callback for tg0_timer1
  790. TEST_ESP_OK(timer_pause(TIMER_GROUP_0, TIMER_1));
  791. TEST_ESP_OK(timer_isr_callback_remove(TIMER_GROUP_0, TIMER_1));
  792. alarm_flag = false;
  793. TEST_ESP_OK(timer_set_counter_value(TIMER_GROUP_0, TIMER_1, set_timer_val));
  794. TEST_ESP_OK(timer_start(TIMER_GROUP_0, TIMER_1));
  795. vTaskDelay(2000 / portTICK_PERIOD_MS);
  796. TEST_ASSERT_EQUAL(false, alarm_flag);
  797. // add isr callback for tg1_timer0
  798. TEST_ESP_OK(timer_pause(TIMER_GROUP_1, TIMER_0));
  799. TEST_ESP_OK(timer_isr_callback_add(TIMER_GROUP_1, TIMER_0, test_timer_group_isr_cb,
  800. GET_TIMER_INFO(TIMER_GROUP_1, TIMER_0), ESP_INTR_FLAG_LOWMED));
  801. TEST_ESP_OK(timer_set_counter_value(TIMER_GROUP_1, TIMER_0, set_timer_val));
  802. TEST_ESP_OK(timer_start(TIMER_GROUP_1, TIMER_0));
  803. timer_isr_check(TIMER_GROUP_1, TIMER_0, TIMER_AUTORELOAD_DIS, alarm_cnt_val);
  804. TEST_ASSERT_EQUAL(true, alarm_flag);
  805. // remove isr callback for tg1_timer0
  806. TEST_ESP_OK(timer_pause(TIMER_GROUP_1, TIMER_0));
  807. TEST_ESP_OK(timer_isr_callback_remove(TIMER_GROUP_1, TIMER_0));
  808. alarm_flag = false;
  809. TEST_ESP_OK(timer_set_counter_value(TIMER_GROUP_1, TIMER_0, set_timer_val));
  810. TEST_ESP_OK(timer_start(TIMER_GROUP_1, TIMER_0));
  811. vTaskDelay(2000 / portTICK_PERIOD_MS);
  812. TEST_ASSERT_EQUAL(false, alarm_flag);
  813. all_timer_deinit();
  814. }
  815. /**
  816. * Timer memory test
  817. */
  818. TEST_CASE("Timer memory test", "[hw_timer][leaks=100]")
  819. {
  820. timer_config_t config = {
  821. .alarm_en = TIMER_ALARM_EN,
  822. .auto_reload = TIMER_AUTORELOAD_EN,
  823. .counter_dir = TIMER_COUNT_UP,
  824. .divider = TIMER_DIVIDER,
  825. .counter_en = TIMER_PAUSE,
  826. .intr_type = TIMER_INTR_LEVEL,
  827. };
  828. for(uint32_t i=0; i<100; i++) {
  829. all_timer_init(&config, true);
  830. all_timer_deinit();
  831. }
  832. }
  833. // The following test cases are used to check if the timer_group fix works.
  834. // Some applications use a software reset, at the reset time, timer_group happens to generate an interrupt.
  835. // but software reset does not clear interrupt status, this is not safe for application when enable the interrupt of timer_group.
  836. // This case will check under this fix, whether the interrupt status is cleared after timer_group initialization.
  837. static void timer_group_test_init(void)
  838. {
  839. static const uint32_t time_ms = 100; //Alarm value 100ms.
  840. static const uint16_t timer_div = 10; //Timer prescaler
  841. static const uint32_t ste_val = time_ms * (TIMER_BASE_CLK / timer_div / 1000);
  842. timer_config_t config = {
  843. .divider = timer_div,
  844. .counter_dir = TIMER_COUNT_UP,
  845. .counter_en = TIMER_PAUSE,
  846. .alarm_en = TIMER_ALARM_EN,
  847. .intr_type = TIMER_INTR_LEVEL,
  848. .auto_reload = TIMER_AUTORELOAD_EN,
  849. };
  850. TEST_ESP_OK(timer_init(TIMER_GROUP_0, TIMER_0, &config));
  851. TEST_ESP_OK(timer_set_counter_value(TIMER_GROUP_0, TIMER_0, 0x00000000ULL));
  852. TEST_ESP_OK(timer_set_alarm_value(TIMER_GROUP_0, TIMER_0, ste_val));
  853. //Now the timer is ready.
  854. //We only need to check the interrupt status and don't have to register a interrupt routine.
  855. }
  856. static void timer_group_test_first_stage(void)
  857. {
  858. static uint8_t loop_cnt = 0;
  859. timer_group_test_init();
  860. //Start timer
  861. TEST_ESP_OK(timer_enable_intr(TIMER_GROUP_0, TIMER_0));
  862. TEST_ESP_OK(timer_start(TIMER_GROUP_0, TIMER_0));
  863. //Waiting for timer_group to generate an interrupt
  864. while( !(timer_group_get_intr_status_in_isr(TIMER_GROUP_0) & TIMER_INTR_T0) &&
  865. loop_cnt++ < 100) {
  866. vTaskDelay(200);
  867. }
  868. TEST_ASSERT_EQUAL(TIMER_INTR_T0, timer_group_get_intr_status_in_isr(TIMER_GROUP_0) & TIMER_INTR_T0);
  869. esp_restart();
  870. }
  871. static void timer_group_test_second_stage(void)
  872. {
  873. TEST_ASSERT_EQUAL(ESP_RST_SW, esp_reset_reason());
  874. timer_group_test_init();
  875. //After the timer_group is initialized, TIMERG0.int_raw.t0 should be cleared.
  876. TEST_ASSERT_EQUAL(0, timer_group_get_intr_status_in_isr(TIMER_GROUP_0) & TIMER_INTR_T0);
  877. }
  878. TEST_CASE_MULTIPLE_STAGES("timer_group software reset test",
  879. "[intr_status][intr_status = 0]",
  880. timer_group_test_first_stage,
  881. timer_group_test_second_stage);