asmthumb.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /*
  2. * This file is part of the MicroPython project, http://micropython.org/
  3. *
  4. * The MIT License (MIT)
  5. *
  6. * Copyright (c) 2013, 2014 Damien P. George
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a copy
  9. * of this software and associated documentation files (the "Software"), to deal
  10. * in the Software without restriction, including without limitation the rights
  11. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  12. * copies of the Software, and to permit persons to whom the Software is
  13. * furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included in
  16. * all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
  21. * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  22. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  23. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  24. * THE SOFTWARE.
  25. */
  26. #ifndef MICROPY_INCLUDED_PY_ASMTHUMB_H
  27. #define MICROPY_INCLUDED_PY_ASMTHUMB_H
  28. #include "py/misc.h"
  29. #include "py/asmbase.h"
  30. #define ASM_THUMB_REG_R0 (0)
  31. #define ASM_THUMB_REG_R1 (1)
  32. #define ASM_THUMB_REG_R2 (2)
  33. #define ASM_THUMB_REG_R3 (3)
  34. #define ASM_THUMB_REG_R4 (4)
  35. #define ASM_THUMB_REG_R5 (5)
  36. #define ASM_THUMB_REG_R6 (6)
  37. #define ASM_THUMB_REG_R7 (7)
  38. #define ASM_THUMB_REG_R8 (8)
  39. #define ASM_THUMB_REG_R9 (9)
  40. #define ASM_THUMB_REG_R10 (10)
  41. #define ASM_THUMB_REG_R11 (11)
  42. #define ASM_THUMB_REG_R12 (12)
  43. #define ASM_THUMB_REG_R13 (13)
  44. #define ASM_THUMB_REG_R14 (14)
  45. #define ASM_THUMB_REG_R15 (15)
  46. #define ASM_THUMB_REG_LR (REG_R14)
  47. #define ASM_THUMB_CC_EQ (0x0)
  48. #define ASM_THUMB_CC_NE (0x1)
  49. #define ASM_THUMB_CC_CS (0x2)
  50. #define ASM_THUMB_CC_CC (0x3)
  51. #define ASM_THUMB_CC_MI (0x4)
  52. #define ASM_THUMB_CC_PL (0x5)
  53. #define ASM_THUMB_CC_VS (0x6)
  54. #define ASM_THUMB_CC_VC (0x7)
  55. #define ASM_THUMB_CC_HI (0x8)
  56. #define ASM_THUMB_CC_LS (0x9)
  57. #define ASM_THUMB_CC_GE (0xa)
  58. #define ASM_THUMB_CC_LT (0xb)
  59. #define ASM_THUMB_CC_GT (0xc)
  60. #define ASM_THUMB_CC_LE (0xd)
  61. typedef struct _asm_thumb_t {
  62. mp_asm_base_t base;
  63. uint32_t push_reglist;
  64. uint32_t stack_adjust;
  65. } asm_thumb_t;
  66. void asm_thumb_end_pass(asm_thumb_t *as);
  67. void asm_thumb_entry(asm_thumb_t *as, int num_locals);
  68. void asm_thumb_exit(asm_thumb_t *as);
  69. // argument order follows ARM, in general dest is first
  70. // note there is a difference between movw and mov.w, and many others!
  71. #define ASM_THUMB_OP_IT (0xbf00)
  72. #define ASM_THUMB_OP_ITE_EQ (0xbf0c)
  73. #define ASM_THUMB_OP_ITE_CS (0xbf2c)
  74. #define ASM_THUMB_OP_ITE_MI (0xbf4c)
  75. #define ASM_THUMB_OP_ITE_VS (0xbf6c)
  76. #define ASM_THUMB_OP_ITE_HI (0xbf8c)
  77. #define ASM_THUMB_OP_ITE_GE (0xbfac)
  78. #define ASM_THUMB_OP_ITE_GT (0xbfcc)
  79. #define ASM_THUMB_OP_NOP (0xbf00)
  80. #define ASM_THUMB_OP_WFI (0xbf30)
  81. #define ASM_THUMB_OP_CPSID_I (0xb672) // cpsid i, disable irq
  82. #define ASM_THUMB_OP_CPSIE_I (0xb662) // cpsie i, enable irq
  83. void asm_thumb_op16(asm_thumb_t *as, uint op);
  84. void asm_thumb_op32(asm_thumb_t *as, uint op1, uint op2);
  85. static inline void asm_thumb_it_cc(asm_thumb_t *as, uint cc, uint mask)
  86. { asm_thumb_op16(as, ASM_THUMB_OP_IT | (cc << 4) | mask); }
  87. // FORMAT 1: move shifted register
  88. #define ASM_THUMB_FORMAT_1_LSL (0x0000)
  89. #define ASM_THUMB_FORMAT_1_LSR (0x0800)
  90. #define ASM_THUMB_FORMAT_1_ASR (0x1000)
  91. #define ASM_THUMB_FORMAT_1_ENCODE(op, rlo_dest, rlo_src, offset) \
  92. ((op) | ((offset) << 6) | ((rlo_src) << 3) | (rlo_dest))
  93. static inline void asm_thumb_format_1(asm_thumb_t *as, uint op, uint rlo_dest, uint rlo_src, uint offset) {
  94. assert(rlo_dest < ASM_THUMB_REG_R8);
  95. assert(rlo_src < ASM_THUMB_REG_R8);
  96. asm_thumb_op16(as, ASM_THUMB_FORMAT_1_ENCODE(op, rlo_dest, rlo_src, offset));
  97. }
  98. // FORMAT 2: add/subtract
  99. #define ASM_THUMB_FORMAT_2_ADD (0x1800)
  100. #define ASM_THUMB_FORMAT_2_SUB (0x1a00)
  101. #define ASM_THUMB_FORMAT_2_REG_OPERAND (0x0000)
  102. #define ASM_THUMB_FORMAT_2_IMM_OPERAND (0x0400)
  103. #define ASM_THUMB_FORMAT_2_ENCODE(op, rlo_dest, rlo_src, src_b) \
  104. ((op) | ((src_b) << 6) | ((rlo_src) << 3) | (rlo_dest))
  105. static inline void asm_thumb_format_2(asm_thumb_t *as, uint op, uint rlo_dest, uint rlo_src, int src_b) {
  106. assert(rlo_dest < ASM_THUMB_REG_R8);
  107. assert(rlo_src < ASM_THUMB_REG_R8);
  108. asm_thumb_op16(as, ASM_THUMB_FORMAT_2_ENCODE(op, rlo_dest, rlo_src, src_b));
  109. }
  110. static inline void asm_thumb_add_rlo_rlo_rlo(asm_thumb_t *as, uint rlo_dest, uint rlo_src_a, uint rlo_src_b)
  111. { asm_thumb_format_2(as, ASM_THUMB_FORMAT_2_ADD | ASM_THUMB_FORMAT_2_REG_OPERAND, rlo_dest, rlo_src_a, rlo_src_b); }
  112. static inline void asm_thumb_add_rlo_rlo_i3(asm_thumb_t *as, uint rlo_dest, uint rlo_src_a, int i3_src)
  113. { asm_thumb_format_2(as, ASM_THUMB_FORMAT_2_ADD | ASM_THUMB_FORMAT_2_IMM_OPERAND, rlo_dest, rlo_src_a, i3_src); }
  114. static inline void asm_thumb_sub_rlo_rlo_rlo(asm_thumb_t *as, uint rlo_dest, uint rlo_src_a, uint rlo_src_b)
  115. { asm_thumb_format_2(as, ASM_THUMB_FORMAT_2_SUB | ASM_THUMB_FORMAT_2_REG_OPERAND, rlo_dest, rlo_src_a, rlo_src_b); }
  116. static inline void asm_thumb_sub_rlo_rlo_i3(asm_thumb_t *as, uint rlo_dest, uint rlo_src_a, int i3_src)
  117. { asm_thumb_format_2(as, ASM_THUMB_FORMAT_2_SUB | ASM_THUMB_FORMAT_2_IMM_OPERAND, rlo_dest, rlo_src_a, i3_src); }
  118. // FORMAT 3: move/compare/add/subtract immediate
  119. // These instructions all do zero extension of the i8 value
  120. #define ASM_THUMB_FORMAT_3_MOV (0x2000)
  121. #define ASM_THUMB_FORMAT_3_CMP (0x2800)
  122. #define ASM_THUMB_FORMAT_3_ADD (0x3000)
  123. #define ASM_THUMB_FORMAT_3_SUB (0x3800)
  124. #define ASM_THUMB_FORMAT_3_ENCODE(op, rlo, i8) ((op) | ((rlo) << 8) | (i8))
  125. static inline void asm_thumb_format_3(asm_thumb_t *as, uint op, uint rlo, int i8) {
  126. assert(rlo < ASM_THUMB_REG_R8);
  127. asm_thumb_op16(as, ASM_THUMB_FORMAT_3_ENCODE(op, rlo, i8));
  128. }
  129. static inline void asm_thumb_mov_rlo_i8(asm_thumb_t *as, uint rlo, int i8) { asm_thumb_format_3(as, ASM_THUMB_FORMAT_3_MOV, rlo, i8); }
  130. static inline void asm_thumb_cmp_rlo_i8(asm_thumb_t *as, uint rlo, int i8) { asm_thumb_format_3(as, ASM_THUMB_FORMAT_3_CMP, rlo, i8); }
  131. static inline void asm_thumb_add_rlo_i8(asm_thumb_t *as, uint rlo, int i8) { asm_thumb_format_3(as, ASM_THUMB_FORMAT_3_ADD, rlo, i8); }
  132. static inline void asm_thumb_sub_rlo_i8(asm_thumb_t *as, uint rlo, int i8) { asm_thumb_format_3(as, ASM_THUMB_FORMAT_3_SUB, rlo, i8); }
  133. // FORMAT 4: ALU operations
  134. #define ASM_THUMB_FORMAT_4_AND (0x4000)
  135. #define ASM_THUMB_FORMAT_4_EOR (0x4040)
  136. #define ASM_THUMB_FORMAT_4_LSL (0x4080)
  137. #define ASM_THUMB_FORMAT_4_LSR (0x40c0)
  138. #define ASM_THUMB_FORMAT_4_ASR (0x4100)
  139. #define ASM_THUMB_FORMAT_4_ADC (0x4140)
  140. #define ASM_THUMB_FORMAT_4_SBC (0x4180)
  141. #define ASM_THUMB_FORMAT_4_ROR (0x41c0)
  142. #define ASM_THUMB_FORMAT_4_TST (0x4200)
  143. #define ASM_THUMB_FORMAT_4_NEG (0x4240)
  144. #define ASM_THUMB_FORMAT_4_CMP (0x4280)
  145. #define ASM_THUMB_FORMAT_4_CMN (0x42c0)
  146. #define ASM_THUMB_FORMAT_4_ORR (0x4300)
  147. #define ASM_THUMB_FORMAT_4_MUL (0x4340)
  148. #define ASM_THUMB_FORMAT_4_BIC (0x4380)
  149. #define ASM_THUMB_FORMAT_4_MVN (0x43c0)
  150. void asm_thumb_format_4(asm_thumb_t *as, uint op, uint rlo_dest, uint rlo_src);
  151. static inline void asm_thumb_cmp_rlo_rlo(asm_thumb_t *as, uint rlo_dest, uint rlo_src) { asm_thumb_format_4(as, ASM_THUMB_FORMAT_4_CMP, rlo_dest, rlo_src); }
  152. // FORMAT 9: load/store with immediate offset
  153. // For word transfers the offset must be aligned, and >>2
  154. // FORMAT 10: load/store halfword
  155. // The offset must be aligned, and >>1
  156. // The load is zero extended into the register
  157. #define ASM_THUMB_FORMAT_9_STR (0x6000)
  158. #define ASM_THUMB_FORMAT_9_LDR (0x6800)
  159. #define ASM_THUMB_FORMAT_9_WORD_TRANSFER (0x0000)
  160. #define ASM_THUMB_FORMAT_9_BYTE_TRANSFER (0x1000)
  161. #define ASM_THUMB_FORMAT_10_STRH (0x8000)
  162. #define ASM_THUMB_FORMAT_10_LDRH (0x8800)
  163. #define ASM_THUMB_FORMAT_9_10_ENCODE(op, rlo_dest, rlo_base, offset) \
  164. ((op) | (((offset) << 6) & 0x07c0) | ((rlo_base) << 3) | (rlo_dest))
  165. static inline void asm_thumb_format_9_10(asm_thumb_t *as, uint op, uint rlo_dest, uint rlo_base, uint offset)
  166. { asm_thumb_op16(as, ASM_THUMB_FORMAT_9_10_ENCODE(op, rlo_dest, rlo_base, offset)); }
  167. static inline void asm_thumb_str_rlo_rlo_i5(asm_thumb_t *as, uint rlo_src, uint rlo_base, uint word_offset)
  168. { asm_thumb_format_9_10(as, ASM_THUMB_FORMAT_9_STR | ASM_THUMB_FORMAT_9_WORD_TRANSFER, rlo_src, rlo_base, word_offset); }
  169. static inline void asm_thumb_strb_rlo_rlo_i5(asm_thumb_t *as, uint rlo_src, uint rlo_base, uint byte_offset)
  170. { asm_thumb_format_9_10(as, ASM_THUMB_FORMAT_9_STR | ASM_THUMB_FORMAT_9_BYTE_TRANSFER, rlo_src, rlo_base, byte_offset); }
  171. static inline void asm_thumb_strh_rlo_rlo_i5(asm_thumb_t *as, uint rlo_src, uint rlo_base, uint byte_offset)
  172. { asm_thumb_format_9_10(as, ASM_THUMB_FORMAT_10_STRH, rlo_src, rlo_base, byte_offset); }
  173. static inline void asm_thumb_ldr_rlo_rlo_i5(asm_thumb_t *as, uint rlo_dest, uint rlo_base, uint word_offset)
  174. { asm_thumb_format_9_10(as, ASM_THUMB_FORMAT_9_LDR | ASM_THUMB_FORMAT_9_WORD_TRANSFER, rlo_dest, rlo_base, word_offset); }
  175. static inline void asm_thumb_ldrb_rlo_rlo_i5(asm_thumb_t *as, uint rlo_dest, uint rlo_base, uint byte_offset)
  176. { asm_thumb_format_9_10(as, ASM_THUMB_FORMAT_9_LDR | ASM_THUMB_FORMAT_9_BYTE_TRANSFER , rlo_dest, rlo_base, byte_offset); }
  177. static inline void asm_thumb_ldrh_rlo_rlo_i5(asm_thumb_t *as, uint rlo_dest, uint rlo_base, uint byte_offset)
  178. { asm_thumb_format_9_10(as, ASM_THUMB_FORMAT_10_LDRH, rlo_dest, rlo_base, byte_offset); }
  179. // TODO convert these to above format style
  180. #define ASM_THUMB_OP_MOVW (0xf240)
  181. #define ASM_THUMB_OP_MOVT (0xf2c0)
  182. void asm_thumb_mov_reg_reg(asm_thumb_t *as, uint reg_dest, uint reg_src);
  183. void asm_thumb_mov_reg_i16(asm_thumb_t *as, uint mov_op, uint reg_dest, int i16_src);
  184. // these return true if the destination is in range, false otherwise
  185. bool asm_thumb_b_n_label(asm_thumb_t *as, uint label);
  186. bool asm_thumb_bcc_nw_label(asm_thumb_t *as, int cond, uint label, bool wide);
  187. bool asm_thumb_bl_label(asm_thumb_t *as, uint label);
  188. void asm_thumb_mov_reg_i32(asm_thumb_t *as, uint reg_dest, mp_uint_t i32_src); // convenience
  189. void asm_thumb_mov_reg_i32_optimised(asm_thumb_t *as, uint reg_dest, int i32_src); // convenience
  190. void asm_thumb_mov_reg_i32_aligned(asm_thumb_t *as, uint reg_dest, int i32); // convenience
  191. void asm_thumb_mov_local_reg(asm_thumb_t *as, int local_num_dest, uint rlo_src); // convenience
  192. void asm_thumb_mov_reg_local(asm_thumb_t *as, uint rlo_dest, int local_num); // convenience
  193. void asm_thumb_mov_reg_local_addr(asm_thumb_t *as, uint rlo_dest, int local_num); // convenience
  194. void asm_thumb_b_label(asm_thumb_t *as, uint label); // convenience: picks narrow or wide branch
  195. void asm_thumb_bcc_label(asm_thumb_t *as, int cc, uint label); // convenience: picks narrow or wide branch
  196. void asm_thumb_bl_ind(asm_thumb_t *as, void *fun_ptr, uint fun_id, uint reg_temp); // convenience
  197. #if GENERIC_ASM_API
  198. // The following macros provide a (mostly) arch-independent API to
  199. // generate native code, and are used by the native emitter.
  200. #define ASM_WORD_SIZE (4)
  201. #define REG_RET ASM_THUMB_REG_R0
  202. #define REG_ARG_1 ASM_THUMB_REG_R0
  203. #define REG_ARG_2 ASM_THUMB_REG_R1
  204. #define REG_ARG_3 ASM_THUMB_REG_R2
  205. #define REG_ARG_4 ASM_THUMB_REG_R3
  206. // rest of args go on stack
  207. #define REG_TEMP0 ASM_THUMB_REG_R0
  208. #define REG_TEMP1 ASM_THUMB_REG_R1
  209. #define REG_TEMP2 ASM_THUMB_REG_R2
  210. #define REG_LOCAL_1 ASM_THUMB_REG_R4
  211. #define REG_LOCAL_2 ASM_THUMB_REG_R5
  212. #define REG_LOCAL_3 ASM_THUMB_REG_R6
  213. #define REG_LOCAL_NUM (3)
  214. #define ASM_T asm_thumb_t
  215. #define ASM_END_PASS asm_thumb_end_pass
  216. #define ASM_ENTRY asm_thumb_entry
  217. #define ASM_EXIT asm_thumb_exit
  218. #define ASM_JUMP asm_thumb_b_label
  219. #define ASM_JUMP_IF_REG_ZERO(as, reg, label) \
  220. do { \
  221. asm_thumb_cmp_rlo_i8(as, reg, 0); \
  222. asm_thumb_bcc_label(as, ASM_THUMB_CC_EQ, label); \
  223. } while (0)
  224. #define ASM_JUMP_IF_REG_NONZERO(as, reg, label) \
  225. do { \
  226. asm_thumb_cmp_rlo_i8(as, reg, 0); \
  227. asm_thumb_bcc_label(as, ASM_THUMB_CC_NE, label); \
  228. } while (0)
  229. #define ASM_JUMP_IF_REG_EQ(as, reg1, reg2, label) \
  230. do { \
  231. asm_thumb_cmp_rlo_rlo(as, reg1, reg2); \
  232. asm_thumb_bcc_label(as, ASM_THUMB_CC_EQ, label); \
  233. } while (0)
  234. #define ASM_CALL_IND(as, ptr, idx) asm_thumb_bl_ind(as, ptr, idx, ASM_THUMB_REG_R3)
  235. #define ASM_MOV_REG_TO_LOCAL(as, reg, local_num) asm_thumb_mov_local_reg(as, (local_num), (reg))
  236. #define ASM_MOV_IMM_TO_REG(as, imm, reg) asm_thumb_mov_reg_i32_optimised(as, (reg), (imm))
  237. #define ASM_MOV_ALIGNED_IMM_TO_REG(as, imm, reg) asm_thumb_mov_reg_i32_aligned(as, (reg), (imm))
  238. #define ASM_MOV_IMM_TO_LOCAL_USING(as, imm, local_num, reg_temp) \
  239. do { \
  240. asm_thumb_mov_reg_i32_optimised(as, (reg_temp), (imm)); \
  241. asm_thumb_mov_local_reg(as, (local_num), (reg_temp)); \
  242. } while (false)
  243. #define ASM_MOV_LOCAL_TO_REG(as, local_num, reg) asm_thumb_mov_reg_local(as, (reg), (local_num))
  244. #define ASM_MOV_REG_REG(as, reg_dest, reg_src) asm_thumb_mov_reg_reg((as), (reg_dest), (reg_src))
  245. #define ASM_MOV_LOCAL_ADDR_TO_REG(as, local_num, reg) asm_thumb_mov_reg_local_addr(as, (reg), (local_num))
  246. #define ASM_LSL_REG_REG(as, reg_dest, reg_shift) asm_thumb_format_4((as), ASM_THUMB_FORMAT_4_LSL, (reg_dest), (reg_shift))
  247. #define ASM_ASR_REG_REG(as, reg_dest, reg_shift) asm_thumb_format_4((as), ASM_THUMB_FORMAT_4_ASR, (reg_dest), (reg_shift))
  248. #define ASM_OR_REG_REG(as, reg_dest, reg_src) asm_thumb_format_4((as), ASM_THUMB_FORMAT_4_ORR, (reg_dest), (reg_src))
  249. #define ASM_XOR_REG_REG(as, reg_dest, reg_src) asm_thumb_format_4((as), ASM_THUMB_FORMAT_4_EOR, (reg_dest), (reg_src))
  250. #define ASM_AND_REG_REG(as, reg_dest, reg_src) asm_thumb_format_4((as), ASM_THUMB_FORMAT_4_AND, (reg_dest), (reg_src))
  251. #define ASM_ADD_REG_REG(as, reg_dest, reg_src) asm_thumb_add_rlo_rlo_rlo((as), (reg_dest), (reg_dest), (reg_src))
  252. #define ASM_SUB_REG_REG(as, reg_dest, reg_src) asm_thumb_sub_rlo_rlo_rlo((as), (reg_dest), (reg_dest), (reg_src))
  253. #define ASM_MUL_REG_REG(as, reg_dest, reg_src) asm_thumb_format_4((as), ASM_THUMB_FORMAT_4_MUL, (reg_dest), (reg_src))
  254. #define ASM_LOAD_REG_REG(as, reg_dest, reg_base) asm_thumb_ldr_rlo_rlo_i5((as), (reg_dest), (reg_base), 0)
  255. #define ASM_LOAD_REG_REG_OFFSET(as, reg_dest, reg_base, word_offset) asm_thumb_ldr_rlo_rlo_i5((as), (reg_dest), (reg_base), (word_offset))
  256. #define ASM_LOAD8_REG_REG(as, reg_dest, reg_base) asm_thumb_ldrb_rlo_rlo_i5((as), (reg_dest), (reg_base), 0)
  257. #define ASM_LOAD16_REG_REG(as, reg_dest, reg_base) asm_thumb_ldrh_rlo_rlo_i5((as), (reg_dest), (reg_base), 0)
  258. #define ASM_LOAD32_REG_REG(as, reg_dest, reg_base) asm_thumb_ldr_rlo_rlo_i5((as), (reg_dest), (reg_base), 0)
  259. #define ASM_STORE_REG_REG(as, reg_src, reg_base) asm_thumb_str_rlo_rlo_i5((as), (reg_src), (reg_base), 0)
  260. #define ASM_STORE_REG_REG_OFFSET(as, reg_src, reg_base, word_offset) asm_thumb_str_rlo_rlo_i5((as), (reg_src), (reg_base), (word_offset))
  261. #define ASM_STORE8_REG_REG(as, reg_src, reg_base) asm_thumb_strb_rlo_rlo_i5((as), (reg_src), (reg_base), 0)
  262. #define ASM_STORE16_REG_REG(as, reg_src, reg_base) asm_thumb_strh_rlo_rlo_i5((as), (reg_src), (reg_base), 0)
  263. #define ASM_STORE32_REG_REG(as, reg_src, reg_base) asm_thumb_str_rlo_rlo_i5((as), (reg_src), (reg_base), 0)
  264. #endif // GENERIC_ASM_API
  265. #endif // MICROPY_INCLUDED_PY_ASMTHUMB_H