|
@@ -0,0 +1,2617 @@
|
|
|
|
|
+<?xml version="1.0" encoding="UTF-8"?>
|
|
|
|
|
+<Root xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance" xsi:noNamespaceSchemaLocation="SCHVerif.xsd">
|
|
|
|
|
+<Device>
|
|
|
|
|
+ <DeviceID>0x484</DeviceID>
|
|
|
|
|
+ <Vendor>STMicroelectronics</Vendor>
|
|
|
|
|
+ <Type>MCU</Type>
|
|
|
|
|
+ <CPU>Cortex-M33</CPU>
|
|
|
|
|
+ <Name>STM32H5xx</Name>
|
|
|
|
|
+ <Series>STM32H5</Series>
|
|
|
|
|
+ <Description>ARM 32-bit Cortex-M33 based device</Description>
|
|
|
|
|
+ <Configurations>
|
|
|
|
|
+ <!-- JTAG_SWD Interface -->
|
|
|
|
|
+ <Interface name="JTAG_SWD">
|
|
|
|
|
+ <Configuration number="0x0"> <!-- dual Bank non secure -->
|
|
|
|
|
+
|
|
|
|
|
+ <TZEN reference="0x0"> <ReadRegister address="0x40022070" mask="0xFF000000" value="0xC3000000"/> </TZEN>
|
|
|
|
|
+ </Configuration>
|
|
|
|
|
+ <Configuration number="0x1"> <!-- Dual Bank secure -->
|
|
|
|
|
+
|
|
|
|
|
+ <TZEN reference="0x1"> <ReadRegister address="0x40022070" mask="0xFF000000" value="0xB4000000"/> </TZEN>
|
|
|
|
|
+ </Configuration>
|
|
|
|
|
+
|
|
|
|
|
+ </Interface>
|
|
|
|
|
+ <!-- Bootloader Interface -->
|
|
|
|
|
+ <Interface name="Bootloader">
|
|
|
|
|
+
|
|
|
|
|
+ <Configuration number="0x2"> <!-- Dual Bank Secure-->
|
|
|
|
|
+
|
|
|
|
|
+ <TZEN reference="0x1"> <ReadRegister address="0x40022070" mask="0xFF000000" value="0xB4000000"/> </TZEN>
|
|
|
|
|
+ </Configuration>
|
|
|
|
|
+
|
|
|
|
|
+ <Configuration number="0x3"> <!-- Dual Bank non Secure-->
|
|
|
|
|
+
|
|
|
|
|
+ <TZEN reference="0x0"> <ReadRegister address="0x40022070" mask="0xFF000000" value="0xC3000000"/> </TZEN>
|
|
|
|
|
+ </Configuration>
|
|
|
|
|
+ </Interface>
|
|
|
|
|
+ </Configurations>
|
|
|
|
|
+ <!-- Peripherals -->
|
|
|
|
|
+ <Peripherals>
|
|
|
|
|
+ <!-- Embedded SRAM -->
|
|
|
|
|
+ <Peripheral>
|
|
|
|
|
+ <Name>Embedded SRAM</Name>
|
|
|
|
|
+ <Type>Storage</Type>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <ErasedValue>0xFF</ErasedValue>
|
|
|
|
|
+ <Access>RWE</Access>
|
|
|
|
|
+ <!-- 96 KB -->
|
|
|
|
|
+ <Configuration config="0,3">
|
|
|
|
|
+ <Parameters address="0x20000000" name="SRAM" size="0x40000"/>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <Organization>Single</Organization>
|
|
|
|
|
+ <Bank name="Bank 1">
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x20000000" name="SRAM" occurence="0x1" size="0x40000"/>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ </Configuration>
|
|
|
|
|
+ <Configuration config="1,2">
|
|
|
|
|
+ <Parameters address="0x30000000" name="SRAM" size="0x40000"/>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <Organization>Single</Organization>
|
|
|
|
|
+ <Bank name="Bank 1">
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x30000000" name="SRAM" occurence="0x1" size="0x40000"/>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ </Configuration>
|
|
|
|
|
+ </Peripheral>
|
|
|
|
|
+ <!-- Embedded Flash -->
|
|
|
|
|
+ <Peripheral>
|
|
|
|
|
+ <Name>Embedded Flash</Name>
|
|
|
|
|
+ <Type>Storage</Type>
|
|
|
|
|
+ <Description>The Flash memory interface manages CPU AHB I-Code and D-Code accesses to the Flash memory. It implements the erase and program Flash memory operations and the read and write protection mechanisms</Description>
|
|
|
|
|
+ <ErasedValue>0xFF</ErasedValue>
|
|
|
|
|
+ <Access>RWE</Access>
|
|
|
|
|
+ <FlashSize address="0x0BFA07A0" default="0x200000"/>
|
|
|
|
|
+
|
|
|
|
|
+ <Configuration config="0,3"> <!-- dual Bank nn secure -->
|
|
|
|
|
+ <Parameters address="0x08000000" name=" 2 Mbyte Embedded Flash" size="0x200000"/>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <Organization>Dual</Organization>
|
|
|
|
|
+ <Allignement>0x10</Allignement>
|
|
|
|
|
+ <Bank name="Bank 1">
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x08000000" name="sector0" occurence="0x80" size="0x2000"/>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank name="Bank 2">
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x08100000" name="sector128" occurence="0x80" size="0x2000"/>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ </Configuration>
|
|
|
|
|
+ <Configuration config="1,2"> <!-- dual Bank secure -->
|
|
|
|
|
+ <Parameters address="0x0c000000" name=" 2 Mbyte Embedded Flash" size="0x200000"/>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <Organization>Dual</Organization>
|
|
|
|
|
+ <Allignement>0x10</Allignement>
|
|
|
|
|
+ <Bank name="Bank 1">
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x0c000000" name="sector0" occurence="0x80" size="0x2000"/>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank name="Bank 2">
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x0c100000" name="sector128" occurence="0x80" size="0x2000"/>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ </Configuration>
|
|
|
|
|
+ </Peripheral>
|
|
|
|
|
+ <!-- Data EEPROM -->
|
|
|
|
|
+ <Peripheral>
|
|
|
|
|
+ <Name>Data EEPROM</Name>
|
|
|
|
|
+ <Type>Storage</Type>
|
|
|
|
|
+ <Description>The Data EEPROM memory block. It contains user data.</Description>
|
|
|
|
|
+ <ErasedValue>0xFF</ErasedValue>
|
|
|
|
|
+ <Access>RWE</Access>
|
|
|
|
|
+ <!-- Dummy Config Just to avoid crash when TZEN=0 -->
|
|
|
|
|
+ <Configuration config="1,3">
|
|
|
|
|
+ <Parameters address="0x0C000000" name=" 2 Mbyte Data EEPROM" size="0x200000"/>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <Organization>Dual</Organization>
|
|
|
|
|
+ <Allignement>0x4</Allignement>
|
|
|
|
|
+ <Bank name="Bank 1">
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x0C000000" name="sector0" occurence="0x80" size="0x2000"/>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank name="Bank 2">
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x0C100000" name="sector128" occurence="0x80" size="0x2000"/>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ </Configuration>
|
|
|
|
|
+ </Peripheral>
|
|
|
|
|
+ <!-- OTP -->
|
|
|
|
|
+ <Peripheral>
|
|
|
|
|
+ <Name>OTP</Name>
|
|
|
|
|
+ <Type>Storage</Type>
|
|
|
|
|
+ <Description>The Data OTP memory block. It contains the one time programmable bits.</Description>
|
|
|
|
|
+ <ErasedValue>0xFF</ErasedValue>
|
|
|
|
|
+ <Access>RW</Access>
|
|
|
|
|
+ <!-- 512 Bytes single bank -->
|
|
|
|
|
+ <Configuration>
|
|
|
|
|
+ <Parameters address="0x0BFA0000" name=" 512 Bytes Data OTP" size="0x200"/>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <Organization>Single</Organization>
|
|
|
|
|
+ <Allignement>0x4</Allignement>
|
|
|
|
|
+ <Bank name="OTP">
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x0BFA0000" name="OTP" occurence="0x1" size="0x200"/>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ </Configuration>
|
|
|
|
|
+ </Peripheral>
|
|
|
|
|
+ <!-- Option Bytes -->
|
|
|
|
|
+ <Peripheral>
|
|
|
|
|
+ <Name>Option Bytes</Name>
|
|
|
|
|
+ <Type>Configuration</Type>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <Access>RW</Access>
|
|
|
|
|
+ <Configuration config="0,3">
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x40022050" name="Bank 1" size="0x70"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Product state</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022050" name="CUR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>PRODUCT_STATE</Name>
|
|
|
|
|
+ <Description>Life state code.</Description>
|
|
|
|
|
+ <BitOffset>0x8</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0xB4">ST-VIRGIN</Val>
|
|
|
|
|
+ <Val value="0x39">ST-OPEN</Val>
|
|
|
|
|
+ <Val value="0x4B">ST-SFI-READY</Val>
|
|
|
|
|
+ <Val value="0xED">ST-ROT-READY</Val>
|
|
|
|
|
+ <Val value="0x17">OEM-provisioning</Val>
|
|
|
|
|
+ <Val value="0x2E">OEM-provisioned</Val>
|
|
|
|
|
+ <Val value="0xC6">TZ-OEM-Closed</Val>
|
|
|
|
|
+ <Val value="0x72">OEM-Closed</Val>
|
|
|
|
|
+ <Val value="0x5C">OEM-Locked</Val>
|
|
|
|
|
+ <Val value="0x9A">OEM-Unconstrained-Debug</Val>
|
|
|
|
|
+ <Val value="0xA3">OEM-NS-Unconstrained-Debug</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022054" name="PRG" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>PRODUCT_STATE</Name>
|
|
|
|
|
+ <Description>Life state code.</Description>
|
|
|
|
|
+ <BitOffset>0x8</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0xB4">ST-VIRGIN</Val>
|
|
|
|
|
+ <Val value="0x39">ST-OPEN</Val>
|
|
|
|
|
+ <Val value="0x4B">ST-SFI-READY</Val>
|
|
|
|
|
+ <Val value="0xED">ST-ROT-READY</Val>
|
|
|
|
|
+ <Val value="0x17">OEM-provisioning</Val>
|
|
|
|
|
+ <Val value="0x2E">OEM-provisioned</Val>
|
|
|
|
|
+ <Val value="0xC6">TZ-OEM-Closed</Val>
|
|
|
|
|
+ <Val value="0x72">OEM-Closed</Val>
|
|
|
|
|
+ <Val value="0x5C">OEM-Locked</Val>
|
|
|
|
|
+ <Val value="0x9A">OEM-Unconstrained-Debug</Val>
|
|
|
|
|
+ <Val value="0xA3">OEM-NS-Unconstrained-Debug</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>BOR Level</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOR_LEV</Name>
|
|
|
|
|
+ <Description>Brownout level option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x2</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">BOR OFF, POR/PDR reset threshold level is applied</Val>
|
|
|
|
|
+ <Val value="0x1">BOR Level 1, the threshold level is low (around 2.1 V)</Val>
|
|
|
|
|
+ <Val value="0x2">BOR Level 2, the threshold level is medium (around 2.4 V)</Val>
|
|
|
|
|
+ <Val value="0x3">BOR Level 3, the threshold level is high (around 2.7 V)</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOR_LEV</Name>
|
|
|
|
|
+ <Description>Brownout level option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x2</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">BOR OFF, POR/PDR reset threshold level is applied</Val>
|
|
|
|
|
+ <Val value="0x1">BOR Level 1, the threshold level is low (around 2.1 V)</Val>
|
|
|
|
|
+ <Val value="0x2">BOR Level 2, the threshold level is medium (around 2.4 V)</Val>
|
|
|
|
|
+ <Val value="0x3">BOR Level 3, the threshold level is high (around 2.7 V)</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>User Configuration</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>VDDIO_HSLV</Name>
|
|
|
|
|
+ <Description>VDD I/O high-speed at low-voltage status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x10</BitOffset>
|
|
|
|
|
+ <BitWidth>0x4</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">Product working in the full voltage range, I/O speed optimization at low-voltage disabled</Val>
|
|
|
|
|
+ <Val value="0x1">VDD I/O below 2.5 V, I/O speed optimization at low-voltage feature allowed</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>VDDIO_HSLV</Name>
|
|
|
|
|
+ <Description>VDD I/O high-speed at low-voltage status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x10</BitOffset>
|
|
|
|
|
+ <BitWidth>0x4</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">Product working in the full voltage range, I/O speed optimization at low-voltage disabled</Val>
|
|
|
|
|
+ <Val value="0x1">VDD I/O below 2.5 V, I/O speed optimization at low-voltage feature allowed</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>IWDG_STOP</Name>
|
|
|
|
|
+ <Description>Stop mode freeze option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x14</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">Independent watchdog frozen in system Stop mode</Val>
|
|
|
|
|
+ <Val value="0x1">Independent watchdog keep running in system Stop mode.</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>IWDG_STOP</Name>
|
|
|
|
|
+ <Description>Stop mode freeze option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x14</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">Independent watchdog frozen in system Stop mode</Val>
|
|
|
|
|
+ <Val value="0x1">Independent watchdog keep running in system Stop mode.</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOOT_UBE</Name>
|
|
|
|
|
+ <Description>Unique boot entry control, selects either ST or OEM iRoT for secure boot.</Description>
|
|
|
|
|
+ <BitOffset>0x16</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0xB4">OEM-iRoT (system flash) selected</Val>
|
|
|
|
|
+ <Val value="0xC3">ST-iRoT (user flash) selected</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOOT_UBE</Name>
|
|
|
|
|
+ <Description>Unique boot entry control, selects either ST or OEM iRoT for secure boot.</Description>
|
|
|
|
|
+ <BitOffset>0x16</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0xB4">OEM-iRoT (system flash) selected</Val>
|
|
|
|
|
+ <Val value="0xC3">ST-iRoT (user flash) selected</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SWAP_BANK</Name>
|
|
|
|
|
+ <Description>Bank swapping option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x1F</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">bank 1 and bank 2 not swapped</Val>
|
|
|
|
|
+ <Val value="0x1">bank 1 and bank 2 swapped</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SWAP_BANK</Name>
|
|
|
|
|
+ <Description>Bank swapping option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x1F</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">bank 1 and bank 2 not swapped</Val>
|
|
|
|
|
+ <Val value="0x1">bank 1 and bank 2 swapped</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>IWDG_SW</Name>
|
|
|
|
|
+ <Description>IWDG control mode option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x3</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">IWDG watchdog is controlled by hardware</Val>
|
|
|
|
|
+ <Val value="0x1">IWDG watchdog is controlled by software</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>IWDG_SW</Name>
|
|
|
|
|
+ <Description>IWDG control mode option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x3</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">IWDG watchdog is controlled by hardware</Val>
|
|
|
|
|
+ <Val value="0x1">IWDG watchdog is controlled by software</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>WWDG_SW</Name>
|
|
|
|
|
+ <Description>IWDG control mode option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x4</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">IWDG watchdog is controlled by hardware</Val>
|
|
|
|
|
+ <Val value="0x1">IWDG watchdog is controlled by software</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>WWDG_SW</Name>
|
|
|
|
|
+ <Description>IWDG control mode option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x4</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">IWDG watchdog is controlled by hardware</Val>
|
|
|
|
|
+ <Val value="0x1">IWDG watchdog is controlled by software</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NRST_SHDWN</Name>
|
|
|
|
|
+ <Description>Core domain Shutdown entry reset option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x5</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">IWDG watchdog is controlled by hardware</Val>
|
|
|
|
|
+ <Val value="0x1">IWDG watchdog is controlled by software</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NRST_SHDWN</Name>
|
|
|
|
|
+ <Description>Core domain Shutdown entry reset option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x5</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">IWDG watchdog is controlled by hardware</Val>
|
|
|
|
|
+ <Val value="0x1">IWDG watchdog is controlled by software</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NRST_STOP</Name>
|
|
|
|
|
+ <Description>Core domain DStop entry reset option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x6</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">a reset is generated when entering DStop or DStop2 mode on core domain</Val>
|
|
|
|
|
+ <Val value="0x1">no reset generated when entering DStop or DStop2 mode on core domain</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NRST_STOP</Name>
|
|
|
|
|
+ <Description>Core domain DStop entry reset option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x6</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">a reset is generated when entering DStop or DStop2 mode on core domain</Val>
|
|
|
|
|
+ <Val value="0x1">no reset generated when entering DStop or DStop2 mode on core domain</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NRST_STDY</Name>
|
|
|
|
|
+ <Description>Core domain Standby entry reset option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x7</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">a reset is generated when entering Standby mode on core domain</Val>
|
|
|
|
|
+ <Val value="0x1">no reset generated when entering Standby mode on core domain</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NRST_STDY</Name>
|
|
|
|
|
+ <Description>Core domain Standby entry reset option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x7</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">a reset is generated when entering Standby mode on core domain</Val>
|
|
|
|
|
+ <Val value="0x1">no reset generated when entering Standby mode on core domain</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022058" name="FLASH_SECIPR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>USB_EN</Name>
|
|
|
|
|
+ <Description>USB peripheral enable bit</Description>
|
|
|
|
|
+ <BitOffset>0xE</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">USB communication disabled</Val>
|
|
|
|
|
+ <Val value="0x1">USB communication enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HASH_EN</Name>
|
|
|
|
|
+ <Description>HASH SHA IP enable bit.</Description>
|
|
|
|
|
+ <BitOffset>0xD</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>RNG_EN</Name>
|
|
|
|
|
+ <Description>random number generator IP enable bit</Description>
|
|
|
|
|
+ <BitOffset>0xC</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>PKA_EN</Name>
|
|
|
|
|
+ <Description>public key cryptography IP enable bit</Description>
|
|
|
|
|
+ <BitOffset>0xB</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>AES_EN</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0xA</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>RSS_OPT</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0x7</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <!--Val value="0x0">Freeze IWDG counter in stop mode</Val-->
|
|
|
|
|
+ <!--Val value="0x1">IWDG counter active in stop mode</Val-->
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>FLASH_SIZE</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0x4</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">512kB product</Val>
|
|
|
|
|
+ <Val value="0x1">1MB product</Val>
|
|
|
|
|
+ <Val value="0x2">2MB product</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>GFX_EN</Name>
|
|
|
|
|
+ <Description>GFX module option status bit</Description>
|
|
|
|
|
+ <BitOffset>0x3</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">GFX disabled</Val>
|
|
|
|
|
+ <Val value="0x1">GFX enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>OTFDEC_EN</Name>
|
|
|
|
|
+ <Description>OTFDEC option status bit. Controls on the fly decryption of external memory</Description>
|
|
|
|
|
+ <BitOffset>0x2</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">OTFDEC disabled</Val>
|
|
|
|
|
+ <Val value="0x1">OTFDEC enbled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SAES_EN</Name>
|
|
|
|
|
+ <Description>Secure AES module control bit. SAES is symmetric cryptography module with close ties to OBKey storage</Description>
|
|
|
|
|
+ <BitOffset>0x1</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">SAES disabled</Val>
|
|
|
|
|
+ <Val value="0x1">SAES enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>CAN_EN</Name>
|
|
|
|
|
+ <Description>CAN module control bit</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">CAN disabled</Val>
|
|
|
|
|
+ <Val value="0x1">CAN enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x4002205C" name="FLASH_SECIPR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>USB_EN</Name>
|
|
|
|
|
+ <Description>USB peripheral enable bit.</Description>
|
|
|
|
|
+ <BitOffset>0xE</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">USB communication disabled</Val>
|
|
|
|
|
+ <Val value="0x1">USB communication enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HASH_EN</Name>
|
|
|
|
|
+ <Description>HASH SHA IP enable bit.</Description>
|
|
|
|
|
+ <BitOffset>0xD</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>RNG_EN</Name>
|
|
|
|
|
+ <Description>random number generator IP enable bit</Description>
|
|
|
|
|
+ <BitOffset>0xC</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>PKA_EN</Name>
|
|
|
|
|
+ <Description>public key cryptography IP enable bit</Description>
|
|
|
|
|
+ <BitOffset>0xB</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>AES_EN</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0xA</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>RSS_OPT</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0x7</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <!--Val value="0x0">Freeze IWDG counter in stop mode</Val-->
|
|
|
|
|
+ <!--Val value="0x1">IWDG counter active in stop mode</Val-->
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>FLASH_SIZE</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0x4</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">512kB product</Val>
|
|
|
|
|
+ <Val value="0x1">1MB product</Val>
|
|
|
|
|
+ <Val value="0x2">2MB product</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>GFX_EN</Name>
|
|
|
|
|
+ <Description>GFX module option status bit</Description>
|
|
|
|
|
+ <BitOffset>0x3</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">GFX disabled</Val>
|
|
|
|
|
+ <Val value="0x1">GFX enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>OTFDEC_EN</Name>
|
|
|
|
|
+ <Description>OTFDEC option status bit. Controls on the fly decryption of external memory</Description>
|
|
|
|
|
+ <BitOffset>0x2</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">OTFDEC disabled</Val>
|
|
|
|
|
+ <Val value="0x1">OTFDEC enbled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SAES_EN</Name>
|
|
|
|
|
+ <Description>Secure AES module control bit. SAES is symmetric cryptography module with close ties to OBKey storage</Description>
|
|
|
|
|
+ <BitOffset>0x1</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">SAES disabled</Val>
|
|
|
|
|
+ <Val value="0x1">SAES enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>CAN_EN</Name>
|
|
|
|
|
+ <Description>CAN module control bit</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">CAN disabled</Val>
|
|
|
|
|
+ <Val value="0x1">CAN enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x40022070" name="Bank 2" size="0x10"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>User Configuration 2</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022070" name="FLASH_WRP1AR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>TZEN</Name>
|
|
|
|
|
+ <Description>Trust Zone Enable configuration bits</Description>
|
|
|
|
|
+ <BitOffset>0x18</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0xC3">Trust zone disabled</Val>
|
|
|
|
|
+ <Val value="0xB4">Trust zone enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HUK_PUF</Name>
|
|
|
|
|
+ <Description>This bit configures the nature and use of the unique key</Description>
|
|
|
|
|
+ <BitOffset>0xF</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">The key is treated as HUK</Val>
|
|
|
|
|
+ <Val value="0x1">The key is treated as PUF</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>USBPD_DB_DIS</Name>
|
|
|
|
|
+ <Description>USB power delivery configuration option bit</Description>
|
|
|
|
|
+ <BitOffset>0x8</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM2_PAR</Name>
|
|
|
|
|
+ <Description>Parity in SRAM2 region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x7</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">The key is treated as HUK</Val>
|
|
|
|
|
+ <Val value="0x1">The key is treated as PUF</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM2_ECC</Name>
|
|
|
|
|
+ <Description>ECC in SRAM2 region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x6</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM3_ECC</Name>
|
|
|
|
|
+ <Description>ECC in SRAM3 region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x5</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BKPRAM_ECC</Name>
|
|
|
|
|
+ <Description>ECC in BKPRAM region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x4</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM2_RST</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0x3</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM1_3_RST</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0x2</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022074" name="FLASH_WRP1AR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>TZEN</Name>
|
|
|
|
|
+ <Description>Trust Zone Enable configuration bits</Description>
|
|
|
|
|
+ <BitOffset>0x18</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0xC3">Trust zone disabled</Val>
|
|
|
|
|
+ <Val value="0xB4">Trust zone enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HUK_PUF</Name>
|
|
|
|
|
+ <Description>This bit configures the nature and use of the unique key</Description>
|
|
|
|
|
+ <BitOffset>0xF</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">The key is treated as HUK</Val>
|
|
|
|
|
+ <Val value="0x1">The key is treated as PUF</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>USBPD_DB_DIS</Name>
|
|
|
|
|
+ <Description>USB power delivery configuration option bit</Description>
|
|
|
|
|
+ <BitOffset>0x8</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM2_PAR</Name>
|
|
|
|
|
+ <Description>Parity in SRAM2 region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x7</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">The key is treated as HUK</Val>
|
|
|
|
|
+ <Val value="0x1">The key is treated as PUF</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM2_ECC</Name>
|
|
|
|
|
+ <Description>ECC in SRAM2 region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x6</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM3_ECC</Name>
|
|
|
|
|
+ <Description>ECC in SRAM3 region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x5</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BKPRAM_ECC</Name>
|
|
|
|
|
+ <Description>ECC in BKPRAM region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x4</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM2_RST</Name>
|
|
|
|
|
+ <Description></Description>
|
|
|
|
|
+ <BitOffset>0x3</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM1_3_RST</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0x2</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x40022080" name="Bank 3" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Boot Configuration</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022080" name="FLASH_WRP2AR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOOT_ADDR_NS</Name>
|
|
|
|
|
+ <Description>Unique Boot Entry Secure Address</Description>
|
|
|
|
|
+ <BitOffset>0x8</BitOffset>
|
|
|
|
|
+ <BitWidth>0x10</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOOT_LOCK_NS</Name>
|
|
|
|
|
+ <Description>A field locking the values of UBE, SWAP, and BOOT_ADDR_SEC settings</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022084" name="FLASH_WRP2AR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOOT_ADDR_NS</Name>
|
|
|
|
|
+ <Description>Unique Boot Entry Secure Address</Description>
|
|
|
|
|
+ <BitOffset>0x8</BitOffset>
|
|
|
|
|
+ <BitWidth>0x10</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOOT_LOCK_NS</Name>
|
|
|
|
|
+ <Description>A field locking the values of UBE, SWAP, and BOOT_ADDR_SEC settings</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x400220E8" name="Bank 4" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Write sector group protection 1</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x400220E8" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>WRPSGn1</Name>
|
|
|
|
|
+ <Description>Bank 1 sector group protection option status byte</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x20</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x400220EC" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>WRPSGn1</Name>
|
|
|
|
|
+ <Description>Bank 1 sector group protection option status byte</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x20</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x400221E8" name="Bank 5" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Write sector group protection 2</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x400221E8" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>WRPSGn2</Name>
|
|
|
|
|
+ <Description>Bank 2 sector group protection option status byte</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x20</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x400221E8" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>WRPSGn2</Name>
|
|
|
|
|
+ <Description>Bank 2 sector group protection option status byte</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x20</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x40022090" name="Bank 6" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>OTP write protection</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022090" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>LOCKBL</Name>
|
|
|
|
|
+ <Description>OTP Block Lock</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x20</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022094" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>LOCKBL</Name>
|
|
|
|
|
+ <Description>OTP Block Lock</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x20</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x400220F0" name="Bank 7" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Flash data sectors</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x400220F0" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_EN</Name>
|
|
|
|
|
+ <Description>Bank1 Flash high-cycle data enable</Description>
|
|
|
|
|
+ <BitOffset>0xF</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">No Flash high-cycle data area</Val>
|
|
|
|
|
+ <Val value="0x1">Flash high-cycle data is used</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_SECTOR_START_1</Name>
|
|
|
|
|
+ <Description>DATA_SECTOR_START_1 contains the start sectors of the Flash high-cycle data area in Bank1.</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x0"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x400220F4" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_EN</Name>
|
|
|
|
|
+ <Description>Bank1 Flash high-cycle data enable</Description>
|
|
|
|
|
+ <BitOffset>0xF</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">No Flash high-cycle data area</Val>
|
|
|
|
|
+ <Val value="0x1">Flash high-cycle data is used</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_SECTOR_START_1</Name>
|
|
|
|
|
+ <Description>DATA_SECTOR_START_1 contains the start sectors of the Flash high-cycle data area in Bank1.</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x0"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x400221F0" name="Bank 8" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Flash data sectors</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x400221F0" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_EN_2</Name>
|
|
|
|
|
+ <Description>Bank1 Flash high-cycle data enable</Description>
|
|
|
|
|
+ <BitOffset>0xF</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">No Flash high-cycle data area</Val>
|
|
|
|
|
+ <Val value="0x1">Flash high-cycle data is used</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_SECTOR_START_2</Name>
|
|
|
|
|
+ <Description>DATA_SECTOR_START_2 contains the start sectors of the Flash high-cycle data area in Bank2.</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x0"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x400221F4" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_EN_2</Name>
|
|
|
|
|
+ <Description>Bank1 Flash high-cycle data enable</Description>
|
|
|
|
|
+ <BitOffset>0xF</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">No Flash high-cycle data area</Val>
|
|
|
|
|
+ <Val value="0x1">Flash high-cycle data is used</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_SECTOR_START_2</Name>
|
|
|
|
|
+ <Description>DATA_SECTOR_START_2 contains the start sectors of the Flash high-cycle data area in Bank2.</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x0"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x40022060" name="Bank 9" size="0x10"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Flash EPOCH</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022060" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NS_EPOCH</Name>
|
|
|
|
|
+ <Description>Non Volatile Non Secure EPOCH counter</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x18</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022064" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NS_EPOCH</Name>
|
|
|
|
|
+ <Description>Non Volatile Non Secure EPOCH counter</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x18</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022064" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SEC_EPOCH</Name>
|
|
|
|
|
+ <Description>Non Volatile Secure EPOCH counter</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x18</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x40022068" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SEC_EPOCH</Name>
|
|
|
|
|
+ <Description>Non Volatile Secure EPOCH counter</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x18</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x400220F8" name="Bank 10" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Flash HDP bank 1</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x400220F8" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP1_STRT</Name>
|
|
|
|
|
+ <Description>TIL barrier start set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP1_END</Name>
|
|
|
|
|
+ <Description>TIL barrier end set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x10</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x400220FC" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP1_STRT</Name>
|
|
|
|
|
+ <Description>TIL barrier start set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP1_END</Name>
|
|
|
|
|
+ <Description>TIL barrier end set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x10</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x400221F8" name="Bank 11" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Flash HDP bank 2</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x400221F8" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP2_STRT</Name>
|
|
|
|
|
+ <Description>TIL barrier start set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP2_END</Name>
|
|
|
|
|
+ <Description>TIL barrier end set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x10</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x400221FC" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP2_STRT</Name>
|
|
|
|
|
+ <Description>TIL barrier start set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP2_END</Name>
|
|
|
|
|
+ <Description>TIL barrier end set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x10</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ </Configuration>
|
|
|
|
|
+ <Configuration config="1,2">
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x50022050" name="Bank 1" size="0x70"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Product state</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022050" name="CUR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>PRODUCT_STATE</Name>
|
|
|
|
|
+ <Description>Life state code.</Description>
|
|
|
|
|
+ <BitOffset>0x8</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0xB4">ST-VIRGIN</Val>
|
|
|
|
|
+ <Val value="0x39">ST-OPEN</Val>
|
|
|
|
|
+ <Val value="0x4B">ST-SFI-READY</Val>
|
|
|
|
|
+ <Val value="0xED">ST-ROT-READY</Val>
|
|
|
|
|
+ <Val value="0x17">OEM-provisioning</Val>
|
|
|
|
|
+ <Val value="0x2E">OEM-provisioned</Val>
|
|
|
|
|
+ <Val value="0xC6">TZ-OEM-Closed</Val>
|
|
|
|
|
+ <Val value="0x72">OEM-Closed</Val>
|
|
|
|
|
+ <Val value="0x5C">OEM-Locked</Val>
|
|
|
|
|
+ <Val value="0x9A">OEM-Unconstrained-Debug</Val>
|
|
|
|
|
+ <Val value="0xA3">OEM-NS-Unconstrained-Debug</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022054" name="PRG" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>PRODUCT_STATE</Name>
|
|
|
|
|
+ <Description>Life state code.</Description>
|
|
|
|
|
+ <BitOffset>0x8</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0xB4">ST-VIRGIN</Val>
|
|
|
|
|
+ <Val value="0x39">ST-OPEN</Val>
|
|
|
|
|
+ <Val value="0x4B">ST-SFI-READY</Val>
|
|
|
|
|
+ <Val value="0xED">ST-ROT-READY</Val>
|
|
|
|
|
+ <Val value="0x17">OEM-provisioning</Val>
|
|
|
|
|
+ <Val value="0x2E">OEM-provisioned</Val>
|
|
|
|
|
+ <Val value="0xC6">TZ-OEM-Closed</Val>
|
|
|
|
|
+ <Val value="0x72">OEM-Closed</Val>
|
|
|
|
|
+ <Val value="0x5C">OEM-Locked</Val>
|
|
|
|
|
+ <Val value="0x9A">OEM-Unconstrained-Debug</Val>
|
|
|
|
|
+ <Val value="0xA3">OEM-NS-Unconstrained-Debug</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>BOR Level</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOR_LEV</Name>
|
|
|
|
|
+ <Description>Brownout level option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x2</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">BOR OFF, POR/PDR reset threshold level is applied</Val>
|
|
|
|
|
+ <Val value="0x1">BOR Level 1, the threshold level is low (around 2.1 V)</Val>
|
|
|
|
|
+ <Val value="0x2">BOR Level 2, the threshold level is medium (around 2.4 V)</Val>
|
|
|
|
|
+ <Val value="0x3">BOR Level 3, the threshold level is high (around 2.7 V)</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOR_LEV</Name>
|
|
|
|
|
+ <Description>Brownout level option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x2</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">BOR OFF, POR/PDR reset threshold level is applied</Val>
|
|
|
|
|
+ <Val value="0x1">BOR Level 1, the threshold level is low (around 2.1 V)</Val>
|
|
|
|
|
+ <Val value="0x2">BOR Level 2, the threshold level is medium (around 2.4 V)</Val>
|
|
|
|
|
+ <Val value="0x3">BOR Level 3, the threshold level is high (around 2.7 V)</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>User Configuration</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>VDDIO_HSLV</Name>
|
|
|
|
|
+ <Description>VDD I/O high-speed at low-voltage status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x10</BitOffset>
|
|
|
|
|
+ <BitWidth>0x4</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">Product working in the full voltage range, I/O speed optimization at low-voltage disabled</Val>
|
|
|
|
|
+ <Val value="0x1">VDD I/O below 2.5 V, I/O speed optimization at low-voltage feature allowed</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>VDDIO_HSLV</Name>
|
|
|
|
|
+ <Description>VDD I/O high-speed at low-voltage status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x10</BitOffset>
|
|
|
|
|
+ <BitWidth>0x4</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">Product working in the full voltage range, I/O speed optimization at low-voltage disabled</Val>
|
|
|
|
|
+ <Val value="0x1">VDD I/O below 2.5 V, I/O speed optimization at low-voltage feature allowed</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>IWDG_STOP</Name>
|
|
|
|
|
+ <Description>Stop mode freeze option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x14</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">Independent watchdog frozen in system Stop mode</Val>
|
|
|
|
|
+ <Val value="0x1">Independent watchdog keep running in system Stop mode.</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>IWDG_STOP</Name>
|
|
|
|
|
+ <Description>Stop mode freeze option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x14</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">Independent watchdog frozen in system Stop mode</Val>
|
|
|
|
|
+ <Val value="0x1">Independent watchdog keep running in system Stop mode.</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOOT_UBE</Name>
|
|
|
|
|
+ <Description>Unique boot entry control, selects either ST or OEM iRoT for secure boot.</Description>
|
|
|
|
|
+ <BitOffset>0x16</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0xB4">OEM-iRoT (system flash) selected</Val>
|
|
|
|
|
+ <Val value="0xC3">ST-iRoT (user flash) selected</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOOT_UBE</Name>
|
|
|
|
|
+ <Description>Unique boot entry control, selects either ST or OEM iRoT for secure boot.</Description>
|
|
|
|
|
+ <BitOffset>0x16</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0xB4">OEM-iRoT (system flash) selected</Val>
|
|
|
|
|
+ <Val value="0xC3">ST-iRoT (user flash) selected</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SWAP_BANK</Name>
|
|
|
|
|
+ <Description>Bank swapping option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x1F</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">bank 1 and bank 2 not swapped</Val>
|
|
|
|
|
+ <Val value="0x1">bank 1 and bank 2 swapped</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SWAP_BANK</Name>
|
|
|
|
|
+ <Description>Bank swapping option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x1F</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">bank 1 and bank 2 not swapped</Val>
|
|
|
|
|
+ <Val value="0x1">bank 1 and bank 2 swapped</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>IWDG_SW</Name>
|
|
|
|
|
+ <Description>IWDG control mode option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x3</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">IWDG watchdog is controlled by hardware</Val>
|
|
|
|
|
+ <Val value="0x1">IWDG watchdog is controlled by software</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>IWDG_SW</Name>
|
|
|
|
|
+ <Description>IWDG control mode option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x3</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">IWDG watchdog is controlled by hardware</Val>
|
|
|
|
|
+ <Val value="0x1">IWDG watchdog is controlled by software</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>WWDG_SW</Name>
|
|
|
|
|
+ <Description>IWDG control mode option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x4</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">IWDG watchdog is controlled by hardware</Val>
|
|
|
|
|
+ <Val value="0x1">IWDG watchdog is controlled by software</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>WWDG_SW</Name>
|
|
|
|
|
+ <Description>IWDG control mode option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x4</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">IWDG watchdog is controlled by hardware</Val>
|
|
|
|
|
+ <Val value="0x1">IWDG watchdog is controlled by software</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NRST_SHDWN</Name>
|
|
|
|
|
+ <Description>Core domain Shutdown entry reset option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x5</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">IWDG watchdog is controlled by hardware</Val>
|
|
|
|
|
+ <Val value="0x1">IWDG watchdog is controlled by software</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NRST_SHDWN</Name>
|
|
|
|
|
+ <Description>Core domain Shutdown entry reset option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x5</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">IWDG watchdog is controlled by hardware</Val>
|
|
|
|
|
+ <Val value="0x1">IWDG watchdog is controlled by software</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NRST_STOP</Name>
|
|
|
|
|
+ <Description>Core domain DStop entry reset option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x6</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">a reset is generated when entering DStop or DStop2 mode on core domain</Val>
|
|
|
|
|
+ <Val value="0x1">no reset generated when entering DStop or DStop2 mode on core domain</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NRST_STOP</Name>
|
|
|
|
|
+ <Description>Core domain DStop entry reset option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x6</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">a reset is generated when entering DStop or DStop2 mode on core domain</Val>
|
|
|
|
|
+ <Val value="0x1">no reset generated when entering DStop or DStop2 mode on core domain</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022050" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NRST_STDY</Name>
|
|
|
|
|
+ <Description>Core domain Standby entry reset option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x7</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Val value="0x0">a reset is generated when entering Standby mode on core domain</Val>
|
|
|
|
|
+ <Val value="0x1">no reset generated when entering Standby mode on core domain</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022054" name="FLASH_OPTR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NRST_STDY</Name>
|
|
|
|
|
+ <Description>Core domain Standby entry reset option status bit.</Description>
|
|
|
|
|
+ <BitOffset>0x7</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Val value="0x0">a reset is generated when entering Standby mode on core domain</Val>
|
|
|
|
|
+ <Val value="0x1">no reset generated when entering Standby mode on core domain</Val>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022058" name="FLASH_SECIPR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>USB_EN</Name>
|
|
|
|
|
+ <Description>USB peripheral enable bit</Description>
|
|
|
|
|
+ <BitOffset>0xE</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">USB communication disabled</Val>
|
|
|
|
|
+ <Val value="0x1">USB communication enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HASH_EN</Name>
|
|
|
|
|
+ <Description>HASH SHA IP enable bit.</Description>
|
|
|
|
|
+ <BitOffset>0xD</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>RNG_EN</Name>
|
|
|
|
|
+ <Description>random number generator IP enable bit</Description>
|
|
|
|
|
+ <BitOffset>0xC</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>PKA_EN</Name>
|
|
|
|
|
+ <Description>public key cryptography IP enable bit</Description>
|
|
|
|
|
+ <BitOffset>0xB</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>AES_EN</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0xA</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>RSS_OPT</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0x7</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <!--Val value="0x0">Freeze IWDG counter in stop mode</Val-->
|
|
|
|
|
+ <!--Val value="0x1">IWDG counter active in stop mode</Val-->
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>FLASH_SIZE</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0x4</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">512kB product</Val>
|
|
|
|
|
+ <Val value="0x1">1MB product</Val>
|
|
|
|
|
+ <Val value="0x2">2MB product</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>GFX_EN</Name>
|
|
|
|
|
+ <Description>GFX module option status bit</Description>
|
|
|
|
|
+ <BitOffset>0x3</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">GFX disabled</Val>
|
|
|
|
|
+ <Val value="0x1">GFX enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>OTFDEC_EN</Name>
|
|
|
|
|
+ <Description>OTFDEC option status bit. Controls on the fly decryption of external memory</Description>
|
|
|
|
|
+ <BitOffset>0x2</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">OTFDEC disabled</Val>
|
|
|
|
|
+ <Val value="0x1">OTFDEC enbled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SAES_EN</Name>
|
|
|
|
|
+ <Description>Secure AES module control bit. SAES is symmetric cryptography module with close ties to OBKey storage</Description>
|
|
|
|
|
+ <BitOffset>0x1</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">SAES disabled</Val>
|
|
|
|
|
+ <Val value="0x1">SAES enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>CAN_EN</Name>
|
|
|
|
|
+ <Description>CAN module control bit</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">CAN disabled</Val>
|
|
|
|
|
+ <Val value="0x1">CAN enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x5002205C" name="FLASH_SECIPR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>USB_EN</Name>
|
|
|
|
|
+ <Description>USB peripheral enable bit.</Description>
|
|
|
|
|
+ <BitOffset>0xE</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">USB communication disabled</Val>
|
|
|
|
|
+ <Val value="0x1">USB communication enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HASH_EN</Name>
|
|
|
|
|
+ <Description>HASH SHA IP enable bit.</Description>
|
|
|
|
|
+ <BitOffset>0xD</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>RNG_EN</Name>
|
|
|
|
|
+ <Description>random number generator IP enable bit</Description>
|
|
|
|
|
+ <BitOffset>0xC</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>PKA_EN</Name>
|
|
|
|
|
+ <Description>public key cryptography IP enable bit</Description>
|
|
|
|
|
+ <BitOffset>0xB</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>AES_EN</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0xA</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">HASH feature disabled</Val>
|
|
|
|
|
+ <Val value="0x1">HASH feature enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>RSS_OPT</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0x7</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <!--Val value="0x0">Freeze IWDG counter in stop mode</Val-->
|
|
|
|
|
+ <!--Val value="0x1">IWDG counter active in stop mode</Val-->
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>FLASH_SIZE</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0x4</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">512kB product</Val>
|
|
|
|
|
+ <Val value="0x1">1MB product</Val>
|
|
|
|
|
+ <Val value="0x2">2MB product</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>GFX_EN</Name>
|
|
|
|
|
+ <Description>GFX module option status bit</Description>
|
|
|
|
|
+ <BitOffset>0x3</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">GFX disabled</Val>
|
|
|
|
|
+ <Val value="0x1">GFX enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>OTFDEC_EN</Name>
|
|
|
|
|
+ <Description>OTFDEC option status bit. Controls on the fly decryption of external memory</Description>
|
|
|
|
|
+ <BitOffset>0x2</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">OTFDEC disabled</Val>
|
|
|
|
|
+ <Val value="0x1">OTFDEC enbled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SAES_EN</Name>
|
|
|
|
|
+ <Description>Secure AES module control bit. SAES is symmetric cryptography module with close ties to OBKey storage</Description>
|
|
|
|
|
+ <BitOffset>0x1</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">SAES disabled</Val>
|
|
|
|
|
+ <Val value="0x1">SAES enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>CAN_EN</Name>
|
|
|
|
|
+ <Description>CAN module control bit</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">CAN disabled</Val>
|
|
|
|
|
+ <Val value="0x1">CAN enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x50022070" name="Bank 2" size="0x10"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>User Configuration 2</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022070" name="FLASH_WRP1AR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>TZEN</Name>
|
|
|
|
|
+ <Description>Trust Zone Enable configuration bits</Description>
|
|
|
|
|
+ <BitOffset>0x18</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0xC3">Trust zone disabled</Val>
|
|
|
|
|
+ <Val value="0xB4">Trust zone enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HUK_PUF</Name>
|
|
|
|
|
+ <Description>This bit configures the nature and use of the unique key</Description>
|
|
|
|
|
+ <BitOffset>0xF</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">The key is treated as HUK</Val>
|
|
|
|
|
+ <Val value="0x1">The key is treated as PUF</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>USBPD_DB_DIS</Name>
|
|
|
|
|
+ <Description>USB power delivery configuration option bit</Description>
|
|
|
|
|
+ <BitOffset>0x8</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM2_PAR</Name>
|
|
|
|
|
+ <Description>Parity in SRAM2 region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x7</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">The key is treated as HUK</Val>
|
|
|
|
|
+ <Val value="0x1">The key is treated as PUF</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM2_ECC</Name>
|
|
|
|
|
+ <Description>ECC in SRAM2 region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x6</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM3_ECC</Name>
|
|
|
|
|
+ <Description>ECC in SRAM3 region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x5</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BKPRAM_ECC</Name>
|
|
|
|
|
+ <Description>ECC in BKPRAM region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x4</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM2_RST</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0x3</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM1_3_RST</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0x2</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022074" name="FLASH_WRP1AR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>TZEN</Name>
|
|
|
|
|
+ <Description>Trust Zone Enable configuration bits</Description>
|
|
|
|
|
+ <BitOffset>0x18</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0xC3">Trust zone disabled</Val>
|
|
|
|
|
+ <Val value="0xB4">Trust zone enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HUK_PUF</Name>
|
|
|
|
|
+ <Description>This bit configures the nature and use of the unique key</Description>
|
|
|
|
|
+ <BitOffset>0xF</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">The key is treated as HUK</Val>
|
|
|
|
|
+ <Val value="0x1">The key is treated as PUF</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>USBPD_DB_DIS</Name>
|
|
|
|
|
+ <Description>USB power delivery configuration option bit</Description>
|
|
|
|
|
+ <BitOffset>0x8</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM2_PAR</Name>
|
|
|
|
|
+ <Description>Parity in SRAM2 region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x7</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">The key is treated as HUK</Val>
|
|
|
|
|
+ <Val value="0x1">The key is treated as PUF</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM2_ECC</Name>
|
|
|
|
|
+ <Description>ECC in SRAM2 region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x6</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM3_ECC</Name>
|
|
|
|
|
+ <Description>ECC in SRAM3 region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x5</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BKPRAM_ECC</Name>
|
|
|
|
|
+ <Description>ECC in BKPRAM region configuration bit</Description>
|
|
|
|
|
+ <BitOffset>0x4</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM2_RST</Name>
|
|
|
|
|
+ <Description></Description>
|
|
|
|
|
+ <BitOffset>0x3</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SRAM1_3_RST</Name>
|
|
|
|
|
+ <Description/>
|
|
|
|
|
+ <BitOffset>0x2</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">Disabled</Val>
|
|
|
|
|
+ <Val value="0x1">Enabled</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x50022080" name="Bank 3" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Boot Configuration</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022080" name="FLASH_WRP2AR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOOT_ADDR_NS</Name>
|
|
|
|
|
+ <Description>Unique Boot Entry Secure Address</Description>
|
|
|
|
|
+ <BitOffset>0x8</BitOffset>
|
|
|
|
|
+ <BitWidth>0x10</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOOT_LOCK_NS</Name>
|
|
|
|
|
+ <Description>A field locking the values of UBE, SWAP, and BOOT_ADDR_SEC settings</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022084" name="FLASH_WRP2AR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOOT_ADDR_NS</Name>
|
|
|
|
|
+ <Description>Unique Boot Entry Secure Address</Description>
|
|
|
|
|
+ <BitOffset>0x8</BitOffset>
|
|
|
|
|
+ <BitWidth>0x10</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>BOOT_LOCK_NS</Name>
|
|
|
|
|
+ <Description>A field locking the values of UBE, SWAP, and BOOT_ADDR_SEC settings</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x8</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x500220E8" name="Bank 4" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Write sector group protection 1</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x500220E8" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>WRPSGn1</Name>
|
|
|
|
|
+ <Description>Bank 1 sector group protection option status byte</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x20</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x500220EC" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>WRPSGn1</Name>
|
|
|
|
|
+ <Description>Bank 1 sector group protection option status byte</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x20</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x500221E8" name="Bank 5" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Write sector group protection 2</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x500221E8" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>WRPSGn2</Name>
|
|
|
|
|
+ <Description>Bank 2 sector group protection option status byte</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x20</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x500221E8" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>WRPSGn2</Name>
|
|
|
|
|
+ <Description>Bank 2 sector group protection option status byte</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x20</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x08000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x50022090" name="Bank 6" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>OTP write protection</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022090" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>LOCKBL</Name>
|
|
|
|
|
+ <Description>OTP Block Lock</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x20</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022094" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>LOCKBL</Name>
|
|
|
|
|
+ <Description>OTP Block Lock</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x20</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000000"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x500220F0" name="Bank 7" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Flash data sectors</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x500220F0" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_EN</Name>
|
|
|
|
|
+ <Description>Bank1 Flash high-cycle data enable</Description>
|
|
|
|
|
+ <BitOffset>0xF</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">No Flash high-cycle data area</Val>
|
|
|
|
|
+ <Val value="0x1">Flash high-cycle data is used</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_SECTOR_START_1</Name>
|
|
|
|
|
+ <Description>DATA_SECTOR_START_1 contains the start sectors of the Flash high-cycle data area in Bank1.</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x0"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x500220F4" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_EN</Name>
|
|
|
|
|
+ <Description>Bank1 Flash high-cycle data enable</Description>
|
|
|
|
|
+ <BitOffset>0xF</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">No Flash high-cycle data area</Val>
|
|
|
|
|
+ <Val value="0x1">Flash high-cycle data is used</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_SECTOR_START_1</Name>
|
|
|
|
|
+ <Description>DATA_SECTOR_START_1 contains the start sectors of the Flash high-cycle data area in Bank1.</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x0"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x500221F0" name="Bank 8" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Flash data sectors</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x500221F0" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_EN_2</Name>
|
|
|
|
|
+ <Description>Bank1 Flash high-cycle data enable</Description>
|
|
|
|
|
+ <BitOffset>0xF</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">No Flash high-cycle data area</Val>
|
|
|
|
|
+ <Val value="0x1">Flash high-cycle data is used</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_SECTOR_START_2</Name>
|
|
|
|
|
+ <Description>DATA_SECTOR_START_2 contains the start sectors of the Flash high-cycle data area in Bank2.</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x0"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x500221F4" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_EN_2</Name>
|
|
|
|
|
+ <Description>Bank1 Flash high-cycle data enable</Description>
|
|
|
|
|
+ <BitOffset>0xF</BitOffset>
|
|
|
|
|
+ <BitWidth>0x1</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Values>
|
|
|
|
|
+ <Val value="0x0">No Flash high-cycle data area</Val>
|
|
|
|
|
+ <Val value="0x1">Flash high-cycle data is used</Val>
|
|
|
|
|
+ </Values>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>DATA_SECTOR_START_2</Name>
|
|
|
|
|
+ <Description>DATA_SECTOR_START_2 contains the start sectors of the Flash high-cycle data area in Bank2.</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x3</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x0"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x50022060" name="Bank 9" size="0x10"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Flash EPOCH</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022060" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NS_EPOCH</Name>
|
|
|
|
|
+ <Description>Non Volatile Non Secure EPOCH counter</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x18</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022064" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>NS_EPOCH</Name>
|
|
|
|
|
+ <Description>Non Volatile Non Secure EPOCH counter</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x18</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022064" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SEC_EPOCH</Name>
|
|
|
|
|
+ <Description>Non Volatile Secure EPOCH counter</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x18</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x50022068" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>SEC_EPOCH</Name>
|
|
|
|
|
+ <Description>Non Volatile Secure EPOCH counter</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x18</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x1" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x500220F8" name="Bank 10" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Flash HDP bank 1</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x500220F8" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP1_STRT</Name>
|
|
|
|
|
+ <Description>TIL barrier start set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP1_END</Name>
|
|
|
|
|
+ <Description>TIL barrier end set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x10</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x500220FC" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP1_STRT</Name>
|
|
|
|
|
+ <Description>TIL barrier start set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP1_END</Name>
|
|
|
|
|
+ <Description>TIL barrier end set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x10</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ <Bank interface="JTAG_SWD">
|
|
|
|
|
+ <Parameters address="0x500221F8" name="Bank 11" size="0x8"/>
|
|
|
|
|
+ <Category>
|
|
|
|
|
+ <Name>Flash HDP bank 2</Name>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x500221F8" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP2_STRT</Name>
|
|
|
|
|
+ <Description>TIL barrier start set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP2_END</Name>
|
|
|
|
|
+ <Description>TIL barrier end set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x10</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>R</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ <Field>
|
|
|
|
|
+ <Parameters address="0x500221FC" name="FLASH_WRP2BR" size="0x4"/>
|
|
|
|
|
+ <AssignedBits>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP2_STRT</Name>
|
|
|
|
|
+ <Description>TIL barrier start set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x0</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ <Bit>
|
|
|
|
|
+ <Name>HDP2_END</Name>
|
|
|
|
|
+ <Description>TIL barrier end set in number of 8kb sectors</Description>
|
|
|
|
|
+ <BitOffset>0x10</BitOffset>
|
|
|
|
|
+ <BitWidth>0x7</BitWidth>
|
|
|
|
|
+ <Access>W</Access>
|
|
|
|
|
+ <Equation multiplier="0x2000" offset="0x00000001"/>
|
|
|
|
|
+ </Bit>
|
|
|
|
|
+ </AssignedBits>
|
|
|
|
|
+ </Field>
|
|
|
|
|
+ </Category>
|
|
|
|
|
+ </Bank>
|
|
|
|
|
+ </Configuration>
|
|
|
|
|
+ </Peripheral>
|
|
|
|
|
+ </Peripherals>
|
|
|
|
|
+ </Device>
|
|
|
|
|
+</Root>
|